A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis

被引:0
|
作者
Zhang, Jingxian [1 ]
Song, Zheng [1 ]
Hu, Qingsheng [1 ]
机构
[1] Nanjing Univ Posts & Telecommun, Nanjing 210046, Jiangsu, Peoples R China
关键词
systolic bit-parallel multiplier; flexible latency and complexity; polynomial basis; pipeline; ARCHITECTURES;
D O I
10.4028/www.scientific.net/AMR.457-458.848
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a systolic bit-parallel multiplier with flexible latency and complexity over GF(2(m)) using polynomial basis. Via the employment of shift register array and pipeline strategy, the multiplier designed in this paper is able to work pipelining parallel with smaller critical path. A cell which could reach the function of reducing the input operand's degree by one and add the results of different degrees together is created in this paper. The systolic bit-parallel multiplier can be made of several such cells. Several multipliers which have different latencies and complexities with pipeline strategy are created with further discuss, the comprehensive performances of these designs are estimated with the parameter of area-time. At the end of the page, we compare the systolic bit-parallel multiplier of this paper with a certain number of typical designs these years, the result shows that the design in this paper obtains a comprehensive performance improvement by 70%, 27% and 31%.
引用
收藏
页码:848 / 855
页数:8
相关论文
共 50 条
  • [31] Unified parallel Systolic multiplier over GF(2m)
    Lee, Chiou-Yng
    Chen, Yung-Hui
    Chiou, Che-Wun
    Lin, Jim-Min
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2007, 22 (01) : 28 - 38
  • [32] Compact bit-parallel systolic montgomery multiplication over GF(2m) generated by trinomials
    Lee, Chiou-Yng
    Chen, Chin-Chin
    Lu, Erl-Huei
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 259 - 262
  • [33] Speedup of bit-parallel Karatsuba multiplier in GF(2m) generated by trinomials
    Li, Yin
    Chen, Gong-liang
    Li, Jian-hua
    INFORMATION PROCESSING LETTERS, 2011, 111 (08) : 390 - 394
  • [34] Low-complexity systolic multiplier over GF(2m) using weakly dual basis
    Lee, CY
    Lu, YC
    Lu, EH
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 367 - 372
  • [35] Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m)
    Lee, CY
    Horng, JS
    Jou, IC
    Lu, EH
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (09) : 1061 - 1070
  • [36] Low complexity bit-parallel systolic architecture for computing C+AB2 over a class of GF(2m)
    Ting, YR
    Lu, EH
    Lee, JY
    INTEGRATION-THE VLSI JOURNAL, 2004, 37 (03) : 167 - 176
  • [37] Bit-Parallel Systolic Architecture for AB and AB2 Multiplications over GF(2m)
    Kim K.-W.
    IEICE Transactions on Electronics, 2022, E105.C (05) : 203 - 206
  • [38] Novel bit-parallel multiplier for GF(2m) defined by all-one polynomial using generalized Karatsuba algorithm
    Xie, Xiao-ning
    Chen, Gong-liang
    Li, Yin
    INFORMATION PROCESSING LETTERS, 2014, 114 (03) : 140 - 146
  • [39] SCALABLE AND SYSTOLIC DUAL BASIS MULTIPLIER OVER GF(2m)
    Chen, Liang-Hwa
    Chang, Po-Lun
    Lee, Chiou-Yng
    Yang, Ying-Kuei
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2011, 7 (03): : 1193 - 1208
  • [40] Efficient Bit-Parallel GF(2m) Multiplier for a Large Class of Irreducible Pentanomials
    Cilardo, Alessandro
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (07) : 1001 - 1008