An Efficient Layout Decomposition Approach for Triple Patterning Lithography

被引:0
|
作者
Kuang, Jian [1 ]
Young, Evangeline F. Y. [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Shatin, Hong Kong, Peoples R China
关键词
Triple Patterning Lithography; Layout Decomposition; Manufacturability;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Triple Patterning Lithography (TPL) is widely recognized as a promising solution for 14/10nm technology node. In this paper, we propose an efficient layout decomposition approach for TPL, with the objective to minimize the number of conflicts and stitches. Based on our analysis of actual benchmarks, we found that the whole layout can be reduced into several types of small feature clusters, by some simplification methods, and the small clusters can be solved very efficiently. We also present a new stitch finding algorithm to find all possible legal stitch positions in TPL. Experimental results show that the proposed approach is very effective in practice, which can achieve significant reduction of manufacturing cost, compared to the previous work.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A Novel Methodology for Triple/Multiple-Patterning Layout Decomposition
    Ghaida, Rani S.
    Agarwal, Kanak B.
    Liebmann, Lars W.
    Nassif, Sani R.
    Gupta, Puneet
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [22] Evaluation of Cost-driven Triple Patterning Lithography Decomposition
    Tian, Haitong
    Zhang, Hongbo
    Ma, Qiang
    Wong, Martin D. F.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VII, 2013, 8684
  • [23] Lithography and OPC friendly triple patterning decomposition method for VIA
    Yan, Guanyong
    Li, Liang
    Chen, Xiao
    Liu, Qingwei
    Tu, Yuanying
    OPTICAL MICROLITHOGRAPHY XXX, 2017, 10147
  • [24] Native conflict awared layout decomposition in triple patterning lithography using bin-based library matching method
    Ke, Xianhua
    Jiang, Hao
    Lv, Wen
    Liu, Shiyuan
    OPTICAL MICROLITHOGRAPHY XXIX, 2016, 9780
  • [25] WIPAL: Window-based Parallel Layout Decomposition in Double Patterning Lithography
    Yao, Hailong
    Cai, Yici
    Zhao, Wei
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 937 - 940
  • [26] Layout Decomposition for Hybrid E-Beam and DSA Double Patterning Lithography
    Yang, Yunfeng
    Yang, Fan
    Luk, Wai-Shing
    Yan, Changhao
    Zeng, Xuan
    Hu, Xiangdong
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2461 - 2464
  • [27] Layout Optimizations for Double Patterning Lithography
    Pan, David Z.
    Yang, Jae-seok
    Yuan, Kun
    Cho, Minsik
    Ban, Yongchan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 726 - 729
  • [28] Multiple patterning via layout decomposition method for directed self-assembly lithography
    Zhang, Tao
    Zhou, Hengyu
    Xiong, Shisheng
    Li, Sikun
    JOURNAL OF MICRO-NANOPATTERNING MATERIALS AND METROLOGY-JM3, 2023, 22 (04):
  • [29] SOI Layout Decomposition for Double Patterning Lithography on High-Performance Computer Platforms
    Verstov, Vladimir
    Zinchenko, Lyudmila
    Makarchuk, Vladimir
    INTERNATIONAL CONFERENCE ON MICRO- AND NANO-ELECTRONICS 2014, 2014, 9440
  • [30] Triple/quadruple patterning layout decomposition via linear programming and iterative rounding
    Lin, Yibo
    Xu, Xiaoqing
    Yu, Bei
    Baldick, Ross
    Pan, David Z.
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2017, 16 (02):