An Optimum Loop Gain Tracking All-Digital PLL Using Autocorrelation of Bang-Bang Phase-Frequency Detection

被引:36
|
作者
Jang, Sungchun [1 ,2 ]
Kim, Sungwoo [1 ,2 ]
Chu, Sang-Hyeok [1 ,2 ]
Jeong, Gyu-Seob [1 ,2 ]
Kim, Yoonsoo [1 ,2 ]
Jeong, Deog-Kyoon [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 151742, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
关键词
Adaptive gain control; all-digital phase-locked loop (ADPLL); autocorrelation; bang-bang phase-frequency detector (BBPFD); bang-bang phase-locked loop (BBPLL); DESIGN; MW;
D O I
10.1109/TCSII.2015.2435691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital phase-locked loop with a bang-bang phase-frequency detector (BBPFD) that tracks the optimum loop gain for minimum jitter is proposed. The autocorrelation of the output of BBPFD indicates whether the bang-bang PLL operates in the nonlinear regime or the random noise regime. An adaptive loop gain controller continuously evaluates the autocorrelation of the BBPFD output and adjusts the loop gain to make the autocorrelation zero. The digital loop filter operates at higher than the reference clock frequency to reduce the loop latency and to mitigate the resolution of the digitally controlled oscillator. The prototype chip has been fabricated in a 65-nm CMOS process. The core consumes 5 mW at 2.5 GHz and exhibits root-mean-square jitter of 1.72 ps.
引用
收藏
页码:836 / 840
页数:5
相关论文
共 50 条
  • [41] A 2.4psrms-jitter Digital PLL with Multi-Output Bang-Bang Phase Detector and Phase-Interpolator-Based Fractional-N Divider
    Nonis, Roberto
    Grollitsch, Werner
    Santa, Thomas
    Cherniak, Dmytro
    Da Dalt, Nicola
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 356 - +
  • [42] A 66fsrms Jitter 12.8-to-15.2GHz Fractional-N Bang-Bang PLL with Digital Frequency-Error Recovery for Fast Locking
    Santiccioli, Alessio
    Mercandelli, Mario
    Bertulessi, Luca
    Parisi, Angelo
    Cherniak, Dmytro
    Lacaita, Andrea Leonardo
    Samori, Carlo
    Levantino, Salvatore
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 268 - +
  • [43] Fast frequency acquisition all-digital PLL using PVT calibration
    Jeon, Hae-Soo
    You, Duk-Hyun
    Park, In-Cheol
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2625 - 2628
  • [44] A 12.9-to-15.1GHz Digital PLL Based on a Bang-Bang Phase Detector with Adaptively Optimized Noise Shaping Achieving 107.6fs Integrated Jitter
    Mercandelli, Mario
    Santiccioli, Alessio
    Dartizio, Simone Mattia
    Shehata, Abanob
    Tesolin, Francesco
    Karman, Saleh
    Bertulessi, Luca
    Buccoleri, Francesco
    Avallone, Luca
    Parisi, Angelo
    Lacaita, Andrea Leonardo
    Kennedy, Michael Peter
    Samori, Carlo
    Levantino, Salvatore
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 446 - +
  • [45] Timing Jitter Distribution and Power Spectral Density of a Second-Order Bang-Bang Digital PLL With Transport Delay Using Fokker-Planck Equations
    Bondalapati, Pratheep
    Namgoong, Won
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (02) : 398 - 406
  • [46] A 0.4-1.6GHz Spur-Free Bang-Bang Digital PLL in 65nm with a D-Flip-Flop Based Frequency Subtractor Circuit
    Kim, Bongjin
    Kundu, Somnath
    Kim, Chris H.
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [47] A 66-fs-rms Jitter 12.8-to-15.2-GHz Fractional-N Bang-Bang PLL With Digital Frequency-Error Recovery for Fast Locking
    Santiccioli, Alessio
    Mercandelli, Mario
    Bertulessi, Luca
    Parisi, Angelo
    Cherniak, Dmytro
    Lacaita, Andrea L.
    Samori, Carlo
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3349 - 3361
  • [48] An all-digital phase-frequency tunable clock generator for wireless OFDM communications systems
    Yu, Jui-Yuan
    Chen, Juinn-Ting
    Yang, Mei-Hui
    Chung, Ching-Che
    Lee, Chen-Yi
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 305 - 308
  • [49] 0.75 V 2.6 GHz digital bang-bang PLL with dynamic double-tail phase detector and supply-noise-tolerant gm-controlled DCO
    Wong, C. -H.
    Li, Y.
    Du, J.
    Wang, X.
    Chang, M. -C. F.
    ELECTRONICS LETTERS, 2018, 54 (04) : 198 - 200
  • [50] A 2.9-4.0-GHz Fractional-N Digital PLL With Bang-Bang Phase Detector and 560-fsrms Integrated Jitter at 4.5-mW Power
    Tasca, Davide
    Zanuso, Marco
    Marzin, Giovanni
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2745 - 2758