An Optimum Loop Gain Tracking All-Digital PLL Using Autocorrelation of Bang-Bang Phase-Frequency Detection

被引:36
|
作者
Jang, Sungchun [1 ,2 ]
Kim, Sungwoo [1 ,2 ]
Chu, Sang-Hyeok [1 ,2 ]
Jeong, Gyu-Seob [1 ,2 ]
Kim, Yoonsoo [1 ,2 ]
Jeong, Deog-Kyoon [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 151742, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
关键词
Adaptive gain control; all-digital phase-locked loop (ADPLL); autocorrelation; bang-bang phase-frequency detector (BBPFD); bang-bang phase-locked loop (BBPLL); DESIGN; MW;
D O I
10.1109/TCSII.2015.2435691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital phase-locked loop with a bang-bang phase-frequency detector (BBPFD) that tracks the optimum loop gain for minimum jitter is proposed. The autocorrelation of the output of BBPFD indicates whether the bang-bang PLL operates in the nonlinear regime or the random noise regime. An adaptive loop gain controller continuously evaluates the autocorrelation of the BBPFD output and adjusts the loop gain to make the autocorrelation zero. The digital loop filter operates at higher than the reference clock frequency to reduce the loop latency and to mitigate the resolution of the digitally controlled oscillator. The prototype chip has been fabricated in a 65-nm CMOS process. The core consumes 5 mW at 2.5 GHz and exhibits root-mean-square jitter of 1.72 ps.
引用
收藏
页码:836 / 840
页数:5
相关论文
共 50 条
  • [21] A Low-Phase-Noise Digital Bang-Bang PLL with Fast Lock Over a Wide Lock Range
    Bertulessi, Luca
    Grimaldi, Luigi
    Cherniak, Dmytro
    Samori, Carlo
    Levantino, Salvatore
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 252 - +
  • [22] Digital Phase Locked Loop (DPLL) with Offset Dithered Bang-Bang Phase Detector (BBPD) for Bandwidth Control
    Kim, Younghoon
    Jeon, Min-Ki
    Yoo, Changsik
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 79 - 82
  • [24] A Low-Complexity Fast-Locking Digital PLL With Multi-Output Bang-Bang Phase Detector
    Huang, Qiwei
    Zhan, Chenchang
    Burm, Jinwook
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 418 - 420
  • [25] A 12.9-to-15.1-GHz Digital PLL Based on a Bang-Bang Phase Detector With Adaptively Optimized Noise Shaping
    Dartizio, Simone M.
    Tesolin, Francesco
    Mercandelli, Mario
    Santiccioli, Alessio
    Shehata, Abanob
    Karman, Saleh
    Bertulessi, Luca
    Buccoleri, Francesco
    Avallone, Luca
    Parisi, Angelo
    Lacaita, Andrea L.
    Kennedy, Michael P.
    Samori, Carlo
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (06) : 1723 - 1735
  • [26] Novel Feed-Forward Technique for Digital Bang-Bang PLL to Achieve Fast Lock and Low Phase Noise
    Bertulessi, Luca
    Cherniak, Dmytro
    Mercandelli, Mario
    Samori, Carlo
    Lacaita, Andrea L.
    Levantino, Salvatore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (05) : 1858 - 1870
  • [27] A low-complexity locking-accelerated digital PLL with multi-output bang-bang phase detector
    Huang, Qiwei
    Zhan, Chenchang
    Burm, Jinwook
    MICROELECTRONICS JOURNAL, 2017, 67 : 19 - 24
  • [28] A Digital Bang-Bang Phase-Locked Loop with Background Injection Timing Calibration and Automatic Loop Gain Control in 7nm FinFET CMOS
    Kuan, Ting-Kuei
    Wu, Chin-Yang
    Shen, Ruei-Pin
    Chang, Chih-Hsien
    Hsieh, Kenny
    Chen, Mark
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 179 - 180
  • [30] A 23-GHz Low-Phase-Noise Digital Bang-Bang PLL for Fast Triangular and Sawtooth Chirp Modulation
    Cherniak, Dmytro
    Grimaldi, Luigi
    Bertulessi, Luca
    Nonis, Roberto
    Samori, Carlo
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) : 3565 - 3575