Tier Partitioning Strategy to Mitigate BEOL Degradation and Cost Issues in Monolithic 3D ICs

被引:5
|
作者
Samal, Sandeep Kumar [1 ]
Nayak, Deepak [2 ]
Ichihashi, Motoi [2 ]
Banna, Srinivasa [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch ECE, Atlanta, GA 30332 USA
[2] GLOBALFOUNDRIES, Technol Res, Santa Clara, CA USA
关键词
Monolithic 3D IC; BEOL Degradation; Tier-Aware Partitioning;
D O I
10.1145/2966986.2967080
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, we develop tier partitioning strategy to mitigate back end-of-line (BEOL) interconnect delay degradation and cost issues in monolithic 3D ICs (M3D). First, we study the routing overhead and delay degradation caused by tungsten BEOL interconnect in the bottom-tier of M3D. Our study shows that tungsten BEOL reduces performance by up to 30% at 4X resistance increase of bottom-tier interconnect. In addition, the bottom-tier BEOL adds a routing overhead to 3D nets, which is neglected in the state-of-the-art flow. Next, we develop two partitioning methods targeted specifically towards BEOL impact reduction. Our path-based approach identifies critical timing paths and places their cells in the top-tier to reduce the impact of delay degradation and routing overhead. Our net-based partitioning methodology confines the nets with long 2D wirelength into the top-tier to reduce the overall routing demand, and hence the metal layer usage in the bottom-tier. This in turn results in BEOL cost savings. Using a foundry 22nm FDSOI technology and full-chip GDS designs, we achieve tolerance of up to 4X increase in the bottom-tier BEOL resistance using our partitioning strategy. In addition, we save up to 3 metal layers in the bottom-tier of our M3D designs with up to 32% power savings over 2D IC for an interconnect dominated benchmark.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Four-tier Monolithic 3D ICs: Tier Partitioning Methodology and Power Benefit Study
    Kim, Kwang Min
    Sinha, Saurabh
    Cline, Brian Tracy
    Yeric, Greg
    Lim, Sung Kyu
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 70 - 75
  • [2] Tier Partitioning and Flip-flop Relocation Methods for Clock Trees in Monolithic 3D ICs
    Shim, Da Eun
    Pentapati, Sai
    Lee, Jeehyun
    Yu, Yun Seop
    Lim, Sung Kyu
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [3] TP-GNN: A Graph Neural Network Framework for Tier Partitioning in Monolithic 3D ICs
    Lu, Yi-Chen
    Pentapati, Sai Surya Kiran
    Zhu, Lingjun
    Samadi, Kambiz
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [4] Physical Design Solutions to Tackle FEOL/BEOL Degradation in Gate-level Monolithic 3D ICs
    Ku, Bon Woong
    Debacker, Peter
    Milojevic, Dragomir
    Raghavan, Praveen
    Verkest, Diederik
    Thean, Aaron
    Lim, Sung Kyu
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 76 - 81
  • [5] Metal Stack and Partitioning Exploration for Monolithic 3D ICs
    Sketopoulos, Nikolaos
    Sotiriou, Christos
    Pavlidis, Vasilis
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 398 - 403
  • [6] A Machine Learning-Powered Tier Partitioning Methodology for Monolithic 3-D ICs
    Lu, Yi-Chen
    Pentapati, Sai
    Zhu, Lingjun
    Murali, Gauthaman
    Samadi, Kambiz
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (11) : 4575 - 4586
  • [7] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [8] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273
  • [9] THERMAL MODELING OF MONOLITHIC 3D ICS
    Peng, Baoli
    Pavlidis, Vasilis F.
    Cheng, Yuanqing
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [10] Wire Length Characteristics of Multi-Tier Gate-Level Monolithic 3D ICs
    Lin, Sheng-En David
    Kim, Dae Hyun
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2019, 7 (02) : 301 - 310