Tier Partitioning Strategy to Mitigate BEOL Degradation and Cost Issues in Monolithic 3D ICs

被引:5
|
作者
Samal, Sandeep Kumar [1 ]
Nayak, Deepak [2 ]
Ichihashi, Motoi [2 ]
Banna, Srinivasa [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch ECE, Atlanta, GA 30332 USA
[2] GLOBALFOUNDRIES, Technol Res, Santa Clara, CA USA
关键词
Monolithic 3D IC; BEOL Degradation; Tier-Aware Partitioning;
D O I
10.1145/2966986.2967080
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, we develop tier partitioning strategy to mitigate back end-of-line (BEOL) interconnect delay degradation and cost issues in monolithic 3D ICs (M3D). First, we study the routing overhead and delay degradation caused by tungsten BEOL interconnect in the bottom-tier of M3D. Our study shows that tungsten BEOL reduces performance by up to 30% at 4X resistance increase of bottom-tier interconnect. In addition, the bottom-tier BEOL adds a routing overhead to 3D nets, which is neglected in the state-of-the-art flow. Next, we develop two partitioning methods targeted specifically towards BEOL impact reduction. Our path-based approach identifies critical timing paths and places their cells in the top-tier to reduce the impact of delay degradation and routing overhead. Our net-based partitioning methodology confines the nets with long 2D wirelength into the top-tier to reduce the overall routing demand, and hence the metal layer usage in the bottom-tier. This in turn results in BEOL cost savings. Using a foundry 22nm FDSOI technology and full-chip GDS designs, we achieve tolerance of up to 4X increase in the bottom-tier BEOL resistance using our partitioning strategy. In addition, we save up to 3 metal layers in the bottom-tier of our M3D designs with up to 32% power savings over 2D IC for an interconnect dominated benchmark.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Design of a Reliable Power Delivery Network for Monolithic 3D ICs
    Hung, Shao-Chun
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1746 - 1751
  • [22] Fast and Accurate Thermal Modeling and Optimization for Monolithic 3D ICs
    Samal, Sandeep Kumar
    Panth, Shreepad
    Samadi, Kambiz
    Saedi, Mehdi
    Du, Yang
    Lim, Sung Kyu
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [23] RTL-to-GDS Design Tools for Monolithic 3D ICs
    Kim, Jinwoo
    Murali, Gauthaman
    Vanna-iampikul, Pruek
    Lee, Edward
    Kim, Daehyun
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Chakrabarty, Krishnendu
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [24] Impact of Transistor Technology on Power Savings in Monolithic 3D ICs
    Samal, Sandeep Kumar
    Nayak, Deepak Kumar
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2016,
  • [25] ART-3D: Analytical 3D Placement with Reinforced Parameter Tuning for Monolithic 3D ICs
    Murali, Gauthaman
    Shaji, Sandra Maria
    Agnesina, Anthony
    Luo, Guojie
    Lim, Sung Kyu
    ISPD'22: PROCEEDINGS OF THE 2022 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2022, : 97 - 104
  • [26] Testing and Fault-Localization Solutions for Monolithic 3D ICs
    Chaudhuri, Arjun
    Chakrabarty, Krishnendu
    2021 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2021), 2021,
  • [27] Tightly Linking 3D Via Allocation Towards Routing Optimization for Monolithic 3D ICs
    Kim, Suwan
    Chung, Sehyeon
    Kim, Taewhan
    Park, Heechun
    2022 ACM/IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED 2022, 2022,
  • [28] Power-Delivery Network in 3D ICs: Monolithic 3D vs. Skybridge 3D CMOS
    Shi, Jiajun
    Li, Mingyu
    Moritz, Csaba Andras
    PROCEEDINGS OF THE IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH 2017), 2017, : 73 - 78
  • [29] How Much Cost Reduction Justifies the Adoption of Monolithic 3D ICs at 7nm Node?
    Ku, Bon Woong
    Debacker, Peter
    Milojevic, Dragomir
    Raghavan, Praveen
    Lim, Sung Kyu
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [30] Location-controlled-grain Technique for Monolithic 3D BEOL FinFET Circuits
    Yang, Chih-Chao
    Hsieh, Tung-Ying
    Huang, Po-Tsang
    Chen, Kuan-Neng
    Wu, Wan-Chi
    Chen, Shih-Wei
    Chang, Chia-He
    Shen, Chang-Hong
    Shieh, Jia-Min
    Hu, Chenming
    Wu, Meng-Chyi
    Yeh, Wen-Kuan
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,