Comprehensive Study for RF Interference Limited 3D TSV Optimization

被引:0
|
作者
Lee, Sang Kyung
Kang, Chang Yong
Kirsch, Paul
Arkalqud, Sitaram
Jammy, Raj
Lee, Byoung Hun
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RF interference in Through-Silicon-Via (TSV) 3D chip stacking technology was studied using device parameters from ITRS roadmap. Several new design parameters were defined and optimized based on the calculation. First, chip-to-chip RF interference using TSVs with mu-bump and solder was studied. It was found that the interference was primarily affected by TSV pitch and frequency through the capacitive coupling with Si substrate. For more realistic condition with integration processes, we studied the interference in terms of TSV misalignment and multi-chip stacking. The misaligned TSV stacks increased the interference (S13) and it becomes 0.6dB of increment when the misalignment was 25 mu m. In case of multi-chip stacking, RF interference between TSVs increases 20dB when 5 layers stacked. Based on the various stacking scenarios of 3D TSV, design guidelines of TSV integration process and design are suggested to minimize the RF interference.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] RETRACTED: TSV Aware 3D IC Partitioning with Area Optimization (Retracted Article)
    Kadambarajan, Jeya Prakash
    Pothiraj, Sivakumar
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2023, 48 (02) : 2587 - 2587
  • [42] Optimization of Monolithic 3D TSV Transformers for High-Voltage Digital Isolators
    Peng, Lulu
    Wu, Rongxiang
    Fang, Xiangming
    Toyoda, Yoshiaki
    Akahane, Masashi
    Yamaji, Masaharu
    Sumida, Hitoshi
    Sin, Johnny K.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2014, 3 (10) : Q207 - Q211
  • [43] RF characterization of the substrate coupling noise between TSV and active devices in 3D integrated circuits
    Bermond, C.
    Brocard, M.
    Lacrevaz, T.
    Farcy, A.
    Le Maitre, P.
    Leduc, P.
    Ben Jamaa, H.
    Cheramy, S.
    Sillon, N.
    Flechet, B.
    MICROELECTRONIC ENGINEERING, 2014, 130 : 74 - 81
  • [44] Thermal resistance analysis for a high power 3D integrated RF Module based on TSV interposer
    Ma, Xinxin
    Ma, Shenglin
    Gong, Dan
    Wang, Mengcheng
    Jin, Yufeng
    Wang, Wei
    Chen, Jing
    He, Shuwei
    Hu, Liulin
    Zhou, Bin
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 406 - 412
  • [45] RF Modeling of the 3D Electro-Photonic Integration based on SOI Photonic TSV Interposer
    Yang, Yan
    Rusli
    Yu, Mingbin
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [46] RF-TSV DESIGN, MODELING AND APPLICATION FOR 3D MULTI-CORE COMPUTER SYSTEMS
    Yu Le
    Yang Haigang
    Xie Yuanlu
    Journal of Electronics(China), 2012, 29 (05) : 431 - 444
  • [47] Electrical transmission characteristics of differential TSV structures in 3D TSV Packaging
    Meng Zhen
    Yan Yuepeng
    Wang Chen
    Zhang Xingcheng
    Liu Mou
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [48] Capacitive and Inductive TSV-to-TSV Resilient Approaches for 3D ICs
    Yaghini, Pooria M.
    Eghbal, Ashkan
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    Green, Michael M.
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 693 - 705
  • [49] An Optimization Mechanism for Mid-Bond Testing of TSV-Based 3D SoCs
    Shen, Kele
    Yu, Zhigang
    Jiang, Zhou
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (02) : 308 - 315
  • [50] Design and Optimization of a TSV 3D Packaged Pressure Sensor for High Temperature and Dynamic Measurement
    Liu, Zhenhua
    Huang, Xian
    Zhu, Zhiyuan
    Chen, Jing
    Jin, Yufeng
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 60 - 63