Comprehensive Study for RF Interference Limited 3D TSV Optimization

被引:0
|
作者
Lee, Sang Kyung
Kang, Chang Yong
Kirsch, Paul
Arkalqud, Sitaram
Jammy, Raj
Lee, Byoung Hun
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RF interference in Through-Silicon-Via (TSV) 3D chip stacking technology was studied using device parameters from ITRS roadmap. Several new design parameters were defined and optimized based on the calculation. First, chip-to-chip RF interference using TSVs with mu-bump and solder was studied. It was found that the interference was primarily affected by TSV pitch and frequency through the capacitive coupling with Si substrate. For more realistic condition with integration processes, we studied the interference in terms of TSV misalignment and multi-chip stacking. The misaligned TSV stacks increased the interference (S13) and it becomes 0.6dB of increment when the misalignment was 25 mu m. In case of multi-chip stacking, RF interference between TSVs increases 20dB when 5 layers stacked. Based on the various stacking scenarios of 3D TSV, design guidelines of TSV integration process and design are suggested to minimize the RF interference.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [32] RF characterization of substrate coupling between TSV and MOS transistors in 3D integrated circuits
    Brocard, M.
    Bermond, C.
    Lacrevaz, T.
    Farcy, A.
    Le Maitre, P.
    Scheer, P.
    Leduc, P.
    Cheramy, S.
    Flechet, B.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [33] Adjoint Optimization of 3D Printed RF GRIN Lenses
    Whiting, Eric B.
    Campbell, Sawyer D.
    Mackertich-Sengerdy, Galestan
    Soltani, Saber
    Werner, Douglas H.
    Werner, Pingjuan L.
    2022 16TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP), 2022,
  • [34] Comprehensive Technique for Designing and Synthesizing TSV Fault-Tolerant 3D Clock Trees
    Park, Heechun
    Kim, Taewhan
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 691 - 696
  • [35] Delay bound optimization method for 3D NoC with global load balancing of TSV
    Wang X.
    Hu Q.
    Du G.
    Zhang D.
    Ouyang Y.
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2018, 48 (02): : 270 - 275
  • [36] Electrical Modeling of 3D Stacked TSV
    Zhang, Zhi-Min
    Lin, Shin-Chun
    Pan, Chung-Long
    Huang, Yu-Jung
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 254 - 257
  • [37] On the Technology and Ecosystem of 3D/TSV Manufacturing
    Hummler, Klaus
    Smith, Larry
    Caramto, Raymond
    Edgeworth, Robert
    Olson, Stephen
    Pascual, Daniel
    Qureshi, Jamal
    Rudack, Andy
    Quon, Roger
    Arkalgud, Sitaram
    2011 22ND ANNUAL IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2011,
  • [38] Homogeneous Integration for 3D IC with TSV
    Kwai, Ding-Ming
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 538 - 539
  • [39] 3D IC with TSV: Status and developments
    Vardaman, E. Jan
    SOLID STATE TECHNOLOGY, 2013, 56 (02) : 12 - 12
  • [40] Power Efficient 3D Clock Distribution Network Design with TSV Count Optimization
    Joshi, Nikhil
    Reuben, John
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS, 2016, 93 : 169 - 175