A low-power ASIC design for cell search in the W-CDMA system

被引:5
|
作者
Li, CF [1 ]
Chu, YS
Sheen, WH
Tian, FC
Ho, JS
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
[2] Natl Chiao Tung Univ, Dept Commun Engn, Hsinchu 300, Taiwan
关键词
cell search; clock error; frequency error; low-power design; W-CDMA;
D O I
10.1109/JSSC.2004.826337
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power ASIC design for cell search in the wideband code-division multiple-access (W-CDMA) system. A low-complexity algorithm that is able to work satisfactorily under the effect of large frequency and clock errors is designed first. Then, a set of low-power measures are employed in the design of hardware architecture and circuits. Finally, through power analysis, critical blocks are identified and redesigned so as to further reduce the power consumption. The final design shows that the power is reduced by 51 % from the original design of 133.6 mW to 65.49 mW, and its core area is also reduced by 31.9% from 3.4 x 3.4 mm(2) to 2.8 x 2.8 mm(2). The design is implemented and verified in a 3.3-V 0.35-mum CMOS technology with clock rate 1 36 MHz.
引用
收藏
页码:852 / 857
页数:6
相关论文
共 50 条
  • [21] Implementation of W-CDMA Cell Search on a Highly Parallel and Scalable MPSoC
    Airoldi, Roberto
    Ahonen, Tapani
    Garzia, Fabio
    Milojevic, Dragomir
    Nurmi, Jari
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 64 (01): : 137 - 148
  • [22] A fast cell search algorithm using code block CPM in asynchronous W-CDMA system
    Choi, JH
    Kim, NM
    Park, SY
    IEEE VEHICULAR TECHNOLOGY CONFERENCE, FALL 2000, VOLS 1-6, PROCEEDINGS: BRINGING GLOBAL MOBILITY TO THE NETWORK AGE, 2000, : 280 - 285
  • [23] Cellular search performance of a W-CDMA cellular system using diversity
    Imai, T
    Mori, S
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2003, 86 (12): : 91 - 104
  • [24] Practical W-CDMA receiver and transmitter system design and simulation
    Nash, AP
    Freeland, G
    Bigg, T
    FIRST INTERNATIONAL CONFERENCE ON 3G MOBILE COMMUNICATION TECHNOLOGIES, 2000, (471): : 117 - 121
  • [25] High-speed low-power complex matched filter for W-CDMA: Algorithm and VLSI-architecture
    Chen, J
    Shou, GL
    Zhou, CM
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (01) : 150 - 157
  • [26] Low-power bit-serial viterbi decoder for 3rd generation W-CDMA systems
    Suzuki, Hiroshi
    Chang, Yun-Nan
    Parhi, Keshab K.
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 589 - 592
  • [27] Low-power bit-serial Viterbi decoder for 3rd generation W-CDMA systems
    Suzuki, H
    Chang, YN
    Parhi, KK
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 589 - 592
  • [28] Efficient synthesis algorithm for low-power ASIC design
    Lee, HD
    Lee, JS
    Hyun, MH
    Hwang, SY
    ELECTRONICS LETTERS, 1996, 32 (22) : 2060 - 2062
  • [29] ASIC design of low-power reconfigurable FFT processor
    Liu, Guihua
    Feng, Quanyuan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 44 - 47
  • [30] Performance analysis of initial cell search using time tracker for W-CDMA
    Hwang, SY
    Kang, BJ
    Kim, JS
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 3055 - 3059