Data-reuse and parallel embedded architectures for low-power, real-time multimedia applications

被引:0
|
作者
Soudris, D [1 ]
Zervas, ND
Argyriou, A
Dasygenis, M
Tatas, K
Goutis, CE
Thanailakis, A
机构
[1] Democritus Univ Thrace, Dept Elect & Comp Eng, VLSI Design & Testing Ctr, Xanthi 67100, Greece
[2] Univ Patras, Dept Elect & Comp Eng, VLSI Design Lab, Rion 26500, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Exploitation of data re-use in combination with the use of custom memory hierarchy that exploits the temporal locality of data accesses may introduce significant power savings, especially for data-intensive applications. The effect of the data-reuse decisions on the power dissipation but also on area and performance of multimedia applications realized on multiple embedded cores is explored. The interaction between the data-reuse decisions and the selection of a certain data-memory architecture model is also studied, As demonstrator a widely-used video processing algorithmic kernel, namely the full search motion estimation kernel, is used. Experimental results prove that improvements in both power and performance can be acquired, when the right combination of data memory architecture model and data-reuse transformation is selected.
引用
收藏
页码:243 / 254
页数:12
相关论文
共 50 条
  • [11] Homogeneous and Heterogeneous MPSoC Architectures with Network-On-Chip Connectivity for Low-Power and Real-Time Multimedia Signal Processing
    Saponara, Sergio
    Fanucci, Luca
    VLSI DESIGN, 2012, Hindawi Limited (2012)
  • [12] Ada for Parallel, Embedded, and Real-Time Applications
    McCormick, John W.
    SIGADA 2010: PROCEEDING OF THE 2010 ACM INTERNATIONAL CONFERENCE ON ADA AND RELATED TECHNOLOGIES, 2010, : 5 - 5
  • [13] PARALLEL PROCESSING ARCHITECTURES AND APPLICATIONS FOR REAL-TIME CONTROL
    FLEMING, P
    JONES, D
    JONES, S
    PROCEEDINGS OF THE 1989 AMERICAN CONTROL CONFERENCE, VOLS 1-3, 1989, : 2708 - 2714
  • [14] Memory hierarchy exploration for low power architectures in embedded multimedia applications
    Kavvadias, N
    Chatzigeorgiou, A
    Zervas, N
    Nikolaidis, S
    2001 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2001, : 326 - 329
  • [15] Memory allocation for low-power real-time embedded microcontroller: a case study
    Zhang, Zhishen
    Shen, Yuwen
    Sun, Binqi
    Kloda, Tomasz
    Caccamo, Marco
    2022 IEEE 27TH INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND FACTORY AUTOMATION (ETFA), 2022,
  • [16] Device-centric low-power scheduling for real-time embedded systems
    Hsiung, PA
    Kao, HC
    INTERNATIONAL JOURNAL OF SOFTWARE ENGINEERING AND KNOWLEDGE ENGINEERING, 2005, 15 (02) : 461 - 466
  • [17] Low-Power Embedded ECG Acquisition System for Real-Time Monitoring and Analysis
    Mewada, Hirenkumar Kantilal
    Deepanraj, B.
    2024 IEEE 5TH ANNUAL WORLD AI IOT CONGRESS, AIIOT 2024, 2024, : 0179 - 0184
  • [18] Real-time memory efficient SLIC accelerator for low-power applications
    Khamaneh, Paria Ansar
    Khakpour, Ali
    Shoaran, Maryam
    Karimian, Ghader
    MULTIMEDIA TOOLS AND APPLICATIONS, 2022, 81 (22) : 32449 - 32467
  • [19] Low-power architectures for programmable multimedia processors
    Nishitani, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 184 - 196
  • [20] A Methodology for Low-Power Approximate Embedded SRAM within Multimedia Applications
    Ataei, Samira
    Stine, James E.
    2018 31ST IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2018, : 266 - 271