Design and FPGA implementation of lattice wave fractional order digital differentiator

被引:11
|
作者
Sharma, Abhay [1 ]
Rawat, Tarun Kumar [1 ]
机构
[1] Netaji Subhas Inst Technol, Div ECE, New Delhi, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 88卷
关键词
Lattice wave digital filter; FPGA; Ant lion optimization; System generator for DSP; MINIMUM MULTIPLIER; FILTERS; DISCRETIZATION; DERIVATIVES; INTEGRATORS;
D O I
10.1016/j.mejo.2019.04.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and FPGA implementation of a fractional order digital differentiator. It is realized using computationally efficient lattice wave digital filter (LWDF) which requires minimum multipliers in comparison to the direct form structure. A nature inspired ant lion optimization (ALO) algorithm is utilized to compute optimal coefficients of the LWDF based digital differentiator. The proposed LWDF based digital differentiator is compared with the existing literature in terms of magnitude response, percentage magnitude error and root mean square magnitude error. LWDF structure comprises of constant coefficient multipliers, adders and delay units which are implemented on FPGA with the help of Xilinx system generator for DSP design tool. For efficient implementation of multipliers, multiplier-less logic through digit recoding techniques such as canonic signed digit (CSD) representation and radix-2(r) encoding are described through Verilog HDL and incorporated in the implementation model as black box. Post-implementation results show that implementation based on the radix-2(r) encoding is found to be more efficient than that of the CSD encoding. The design and implementation results are also reported to highlight the improvements.
引用
收藏
页码:67 / 78
页数:12
相关论文
共 50 条
  • [31] Design and analysis on fractional-order tracking differentiator
    Wei, Junxiu
    Gao, Zhe
    2015 27TH CHINESE CONTROL AND DECISION CONFERENCE (CCDC), 2015, : 6128 - 6132
  • [32] Optimal design of compact microwave fractional order differentiator
    Gautam, Usha
    Rawat, Tarun Kumar
    Aggarwal, Apoorva
    Upadhyay, Dharmendra Kumar
    JOURNAL OF MICROWAVE POWER AND ELECTROMAGNETIC ENERGY, 2020, 54 (03) : 210 - 229
  • [33] Design of analog variable fractional order differentiator and integrator
    Abdelfatah Charef
    Daoud Idiou
    Nonlinear Dynamics, 2012, 69 : 1577 - 1588
  • [34] Improved design of fractional order differentiator using fractional sample delay
    Tseng, CC
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3713 - 3716
  • [35] Optimal design of zero-phase digital Riesz FIR fractional-order differentiator
    Nayak, Chandan
    Saha, Suman Kumar
    Kar, Rajib
    Mandal, Durbadal
    SOFT COMPUTING, 2021, 25 (06) : 4261 - 4282
  • [36] Analog and Digital Simulations Structures withTunable Order of the Analog Fractional Order Differentiator
    Charef, Mohamed
    Charef, Abdelfatah
    2019 19TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2019, : 274 - 279
  • [37] Hyperchaotic Chameleon: Fractional Order FPGA Implementation
    Rajagopal, Karthikeyan
    Karthikeyan, Anitha
    Duraisamy, Prakash
    COMPLEXITY, 2017,
  • [38] Optimal Design of High-Order Digital Differentiator
    Zhu, Wei
    Zeng, Zhezhao
    Zhou, Youqing
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 2889 - +
  • [39] Fractional-order circuit design with hybrid controlled memristors and FPGA implementation
    Zhang, Xiaohong
    Yang, Gang
    Liu, Shuling
    Moshayedi, Ata Jahangir
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 153
  • [40] Robust Fractional Order Differentiator
    Chen, Dali
    Chen, YangQuan
    Xue, Dingyu
    PROCEEDINGS OF THE 2012 24TH CHINESE CONTROL AND DECISION CONFERENCE (CCDC), 2012, : 1037 - 1042