Design and FPGA implementation of lattice wave fractional order digital differentiator

被引:11
|
作者
Sharma, Abhay [1 ]
Rawat, Tarun Kumar [1 ]
机构
[1] Netaji Subhas Inst Technol, Div ECE, New Delhi, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 88卷
关键词
Lattice wave digital filter; FPGA; Ant lion optimization; System generator for DSP; MINIMUM MULTIPLIER; FILTERS; DISCRETIZATION; DERIVATIVES; INTEGRATORS;
D O I
10.1016/j.mejo.2019.04.013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and FPGA implementation of a fractional order digital differentiator. It is realized using computationally efficient lattice wave digital filter (LWDF) which requires minimum multipliers in comparison to the direct form structure. A nature inspired ant lion optimization (ALO) algorithm is utilized to compute optimal coefficients of the LWDF based digital differentiator. The proposed LWDF based digital differentiator is compared with the existing literature in terms of magnitude response, percentage magnitude error and root mean square magnitude error. LWDF structure comprises of constant coefficient multipliers, adders and delay units which are implemented on FPGA with the help of Xilinx system generator for DSP design tool. For efficient implementation of multipliers, multiplier-less logic through digit recoding techniques such as canonic signed digit (CSD) representation and radix-2(r) encoding are described through Verilog HDL and incorporated in the implementation model as black box. Post-implementation results show that implementation based on the radix-2(r) encoding is found to be more efficient than that of the CSD encoding. The design and implementation results are also reported to highlight the improvements.
引用
收藏
页码:67 / 78
页数:12
相关论文
共 50 条
  • [21] Optimal design of fractional order digital differentiator using Gravitational Search Algorithm
    Mahata, S.
    Dhibar, Shruti
    Kar, R.
    Mandal, D.
    Saha, S. K.
    2017 INTERNATIONAL ELECTRICAL ENGINEERING CONGRESS (IEECON), 2017,
  • [22] A Unified FPGA Realization for Fractional-Order Integrator and Differentiator
    Monir, Mohamed S.
    Sayed, Wafaa S.
    Madian, Ahmed H.
    Radwan, Ahmed G.
    Said, Lobna A.
    ELECTRONICS, 2022, 11 (13)
  • [23] Design and application of variable fractional order differentiator
    Tseng, CC
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 405 - 408
  • [24] Digital Fractional Order Savitzky-Golay Differentiator
    Chen, Dali
    Chen, YangQuan
    Xue, Dingyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (11) : 758 - 762
  • [25] FPGA implementation of Hilbert transformer based on lattice wave digital filters
    Aggarwal, Meenakshi
    Barsainya, Richa
    Rawat, Tarun Kumar
    2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [26] Optimal Design of Fractional-Order Digital Differentiator Using Flower Pollination Algorithm
    Mahata, Shibendu
    Saha, Suman Kumar
    Kar, Rajib
    Mandal, Durbadal
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (08)
  • [27] Design of Second Order IIR Digital Fractional Order Differentiator and DC Blocker using Optimization Techniques
    Mishra, Mona
    Vig, Jayant
    Singh, Mahima
    Soni, Ashu
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 387 - 392
  • [28] Implementation of switched capacitor fractional order differentiator (PDδ) circuit
    Varshney, Pragya
    Gupta, Maneesha
    Visweswaran, G. S.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (06) : 531 - 547
  • [29] A new IIR-type digital fractional order differentiator
    Chen, YQ
    Vinagre, BM
    SIGNAL PROCESSING, 2003, 83 (11) : 2359 - 2365
  • [30] Design of analog variable fractional order differentiator and integrator
    Charef, Abdelfatah
    Idiou, Daoud
    NONLINEAR DYNAMICS, 2012, 69 (04) : 1577 - 1588