FPGA Implementation of DSP Applications Using HUB Floating Point Technique

被引:0
|
作者
Pal, Oindrila [1 ]
Paldurai, K. [1 ]
机构
[1] SRM Univ, Dept Elect & Commun Engn, Kattakulathur 603203, Tamil Nadu, India
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In the recent times we see that the digital signal processing applications are increasingly becoming complex which leads to the extensive using of the floating point numbers in the hardware processing implementations. In this paper, we will focus on the various advantages the HUB technique has when implemented on FPGA applications. The one advantage which the HUB floating point technique has that it helps in eliminating the rounding logic on the arithmetic units. In this we have discussed using the adders and the multipliers. The experimental procedure shows that the HUB technique and the corresponding arithmetic unit have the same accuracy level when compared with the standard format. Whereas, after the implementation is being done it reveals that the HUB technique is better as it has improved speed, area and power consumption. However, for some particular sizes HUB multipliers require lot more resources than the one used in standard format.
引用
收藏
页码:242 / 245
页数:4
相关论文
共 50 条
  • [41] Block-floating-point implementation of recursive computations on a multiple datapath DSP
    Kobayashi, Shiro
    Fettweis, Gerhard P.
    [J]. IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 221 - 230
  • [42] MPEG-4 HVXC encoder realtime implementation on floating point DSP
    Kang, K
    Hong, JW
    Kim, J
    Jeong, DG
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 571 - 574
  • [43] A FPGA Floating Point Interpolator
    Balas, Marius M.
    Socaci, Marius
    Olaru, Onisifor
    [J]. SOFT COMPUTING APPLICATIONS, 2013, 195 : 331 - 336
  • [44] FPGA implementation of floating-point LMS adaptive filters using high-level synthesis
    Ushenina, Inna, V
    [J]. VESTNIK TOMSKOGO GOSUDARSTVENNOGO UNIVERSITETA-UPRAVLENIE VYCHISLITELNAJA TEHNIKA I INFORMATIKA-TOMSK STATE UNIVERSITY JOURNAL OF CONTROL AND COMPUTER SCIENCE, 2022, (59): : 108 - 116
  • [45] FPGA-Based Scalable and Power-Efficient Fluid Simulation using Floating-Point DSP Blocks
    Sano, Kentaro
    Yamamoto, Satoru
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2017, 28 (10) : 2823 - 2837
  • [46] Domain-specific hybrid FPGA: Architecture and floating point applications
    Ho, Chun Hok
    Yu, Chi Wai
    Leong, Philip H. W.
    Luk, Wayne
    Wilton, Steven J. E.
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 196 - 201
  • [47] Implementation of the Standard Floating Point DWT Using IEEE 754 Floating Point MAC
    Rao, R. Prakash
    Mani, P. Hara Gopal
    Kumar, K. Ashok
    Priyadarshini, B. Indira
    [J]. INTELLIGENT COMMUNICATION TECHNOLOGIES AND VIRTUAL MOBILE NETWORKS, ICICV 2019, 2020, 33 : 145 - 156
  • [48] IMPLEMENTATION OF THE STANDARD FLOATING POINT MAC USING IEEE 754 FLOATING POINT ADDER
    Rao, R. Prakash
    Naveen, K.
    Rao, N. Dhanunjaya
    Ramya, P.
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2018), 2018, : 717 - 722
  • [49] Implementation of Machine Learning Applications on a Fixed-Point DSP
    Bharati, Swetha K.
    Jhunjhunwala, Ashok
    [J]. 2015 IEEE 28TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2015, : 1458 - 1463
  • [50] Area-Efficient FPGA Implementation of Quadruple Precision Floating Point Multiplier
    Jaiswal, Manish Kumar
    Cheung, Ray C. C.
    [J]. 2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 376 - 382