A 12-bit 50-MS/s 3.3-mW SAR ADC with Background Digital Calibration

被引:0
|
作者
Liu, Wenbo [1 ]
Huang, Pingli [2 ]
Chiu, Yun [3 ]
机构
[1] Broadcom Corp, Irvine, CA 92617 USA
[2] Analog Devices Inc, Wilmington, DE USA
[3] Univ Texas Richardson, UT Dallas, Richardson, TX 75080 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a background digital calibration technique based on bitwise correlation (BWC) to correct the capacitive digital-to-analog converter (DAC) mismatch error in successive-approximation-register (SAR) analog-to-digital converters (ADC's). Aided by a single-bit pseudorandom noise (PN) injected to the ADC input, the calibration engine extracts all bit weights simultaneously to facilitate a digital-domain correction. The analog overhead associated with this technique is negligible and the conversion speed is fully retained (in contrast to [1] in which the ADC throughput is halved). A prototype 12-bit 50-MS/s SAR ADC fabricated in 90-nm CMOS measured a 66.5-dB peak SNDR and an 86.0-dB peak SFDR with calibration, while occupying 0.046 mm(2) and dissipating 3.3 mW from a 1.2-V supply. The calibration logic is estimated to occupy 0.072 mm(2) with a power consumption of 1.4 mW in the same process.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A 12-bit Domino ADC with a Background Offset Calibration Scheme
    Chung, Yung-Hui
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 9 - 12
  • [22] Design of a 12-bit 0.83 MS/s SAR ADC for an IPMI SoC
    Zhou, Han
    Gui, Xiaoyan
    Gao, Peng
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 175 - 179
  • [23] Nested Digital Background Calibration of a 12-bit Pipelined ADC Without an Input SHA
    Wang, Haoyue
    Wang, Xiaoyue
    Hurst, Paul J.
    Lewis, Stephen H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) : 2780 - 2789
  • [24] A 6-bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 238 - +
  • [25] A 12-Bit 100-MS/s Subrange SAR ADC With a Foreground Offset Tracking Calibration Scheme
    Chung, Yung-Hui
    Hsu, Ya-Mien
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (07) : 1094 - 1098
  • [26] A 12-bit 20 MS/s 56.3 mW Pipelined ADC With Interpolation-Based Nonlinear Calibration
    Yuan, Jie
    Fung, Sheung Wai
    Chan, Kai Yin
    Xu, Ruoyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (03) : 555 - 565
  • [27] A 48-mW, 12-bit, 150-MS/s Pipelined ADC with Digital Calibration in 65nm CMOS
    Peng, Bei
    Huang, Guanzhong
    Li, Hao
    Wan, Peiyuan
    Lin, Pingfen
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [28] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [29] A 6-Bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 80 - 92
  • [30] A 10-bit, 50-MS/s Cyclic and SAR Combined Two-stage ADC with Gain Error Calibration
    Park, Cheonwi
    Lee, Byung-geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 585 - 593