A 13b-ENOB Noise Shaping SAR ADC with a Two-Capacitor DAC

被引:0
|
作者
Shi, Lukang [1 ]
Zhang, Yi [1 ,2 ]
Wang, Yanchao [1 ]
Kareppagoudr, Manjunath [1 ]
Sadollahi, Mahmoud [1 ]
Temes, Gabor C. [1 ]
机构
[1] Oregon State Univ, Sch EECS, Corvallis, OR 97333 USA
[2] Analog Devices Inc, Woburn, MA 01801 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an active noise-shaping successive-approximation-register analog-to-digital converter. Instead of binary-weighted capacitors, it uses two equal-valued capacitors as a digital-to-analog converter (DAC). Thus, the capacitance spread in the DAC is 1, much smaller than that of the conventional binary-weighted capacitor array, and hence the mismatch error can be greatly reduced. The circuit provides first-order noise shaping, which can improve the ADC's linearity even for a small oversampling ratio (OSR). Also, the proposed architecture uses a monotonic switching procedure which allows fewer conversion steps than for a conventional SAR ADCs. The ADC was fabricated in 0.18 um CMOS technology. For a 2kHz bandwidth, it achieved a 78.8 dB SNDR. It consumes 74.2uW power from 1.5V power supply.
引用
收藏
页码:153 / 156
页数:4
相关论文
共 50 条
  • [21] A 13-ENOB Second-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using the Error-Feedback Structure
    Li, Shaolan
    Qiao, Bo
    Gandara, Miguel
    Pan, David Z.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) : 3484 - 3496
  • [22] A 9.35-ENOB, 14.8 fJ/conv.-step Fully-Passive Noise-Shaping SAR ADC
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [23] A Low Power Noise-Shaping SAR ADC with Improved Integrator and Hybrid DAC Mismatch Mitigation Technique
    Gang Jin
    Haofeng Wang
    Kexin Zhang
    Hualian Tang
    Circuits, Systems, and Signal Processing, 2025, 44 (4) : 2197 - 2225
  • [24] An optimized fully-passive noise-shaping SAR ADC with integration capacitor reuse technique
    Yang, Yi
    Li, Di
    Jiang, Chanrong
    Liu, Yuqian
    Yang, Yintang
    IEICE ELECTRONICS EXPRESS, 2020, 17 (16): : 1 - 5
  • [25] A novel noise efficient feedback DAC within a switched capacitor ΣΔ ADC
    O'Connell, IJ
    Lyden, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) : 71 - 78
  • [26] Passive Noise Shaping in SAR ADC With Improved Efficiency
    Song, Yan
    Chan, Chi-Hang
    Zhu, Yan
    Geng, Li
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (02) : 416 - 420
  • [27] Energy-efficient Spread Second Capacitor Capacitive DAC for SAR ADC
    Kim, Ju Eon
    Lee, Sung-Min
    Yoo, Taegeun
    Jo, Yong-Jun
    Baek, Kwang-Hyun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 786 - 791
  • [28] A SAR ADC with Segment Binary Weighted Attenuation Capacitor DAC layout technique
    Chung, Keun-Yong
    Baek, Kwang-Hyun
    Choi, Bo-Kyong
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 389 - 390
  • [29] SAR ADC Architecture with Fully Passive Noise Shaping
    Osipov, D.
    Gusev, A.
    Shumikhin, V.
    Paul, St
    2019 IEEE 31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL 2019), 2019, : 219 - 222
  • [30] A 13-ENOB 2nd-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using an Error-Feedback Structure
    Li, Shaolan
    Qiao, Bo
    Gandara, Miguel
    Sun, Nan
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 234 - +