High-speed circuit designs for transmitters in broadband data links

被引:18
|
作者
Lee, J [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10764, Taiwan
关键词
clock multiplication unit (CMU); multiplexer (MUX); phase-locked loop (PLL); transmitter; voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2006.872871
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Various high-speed techniques including internal peaking, differentially stacked inductor, and dual-loop PLL for wireline communications are proposed, analyzed, and verified by means of three independent circuits. A multiplexer incorporates multiple peaking techniques and gate control switching to achieve an operation speed of 20 Gb/s while consuming 22 mW from a 1.8-V supply. A voltage-controlled oscillator employing differentially stacked inductor accomplishes a phase noise of -90 dBc/Hz at 1-MHz offset with a minimum power of I mW. A clock multiplication unit utilizes dual-loop architecture as well as a third-order loop filter, arriving at an output jitter of 0.2 ps, rms (0.87 ps, rms de-embedding 0.84 ps, rms from the instruments) and 4.5 ps, pp while consuming 40 mW from a 1.8-V supply.
引用
下载
收藏
页码:1004 / 1015
页数:12
相关论文
共 50 条
  • [41] Timing and data recovery circuit for high-speed optical storage drives
    Luo, YB
    Chiueh, TD
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2003, 150 (05): : 379 - 386
  • [42] HIGH-SPEED DATA INPUT CIRCUIT FOR THE ELEKTRONIKA-60 COMPUTER
    BEKETOV, NP
    RATANOV, GS
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1983, 26 (05) : 1089 - 1090
  • [43] EQUIVALENT HIGH-SPEED INTERFACE CIRCUIT
    LIU, Z
    JOURNAL OF PHYSICS E-SCIENTIFIC INSTRUMENTS, 1989, 22 (02): : 129 - 130
  • [44] High-speed optogenetic circuit mapping
    Augustine, George J.
    Chen, Susu
    Gill, Harin
    Katarya, Malvika
    Kim, Jinsook
    Kudolo, John
    Lee, Li Ming
    Lee, Hyunjeong
    Lo, Shun Qiang
    Nakajima, Ryuichi
    Park, Min-Yoon
    Tan, Gregory
    Tang, Yanxia
    Teo, Peggy
    Tsuda, Sachiko
    Wen, Lei
    Yoon, Su-In
    OPTOGENETICS: OPTICAL METHODS FOR CELLULAR CONTROL, 2013, 8586
  • [45] A circuit for high-speed time switching
    Bucholc, K
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1997, 45 (03) : 287 - 288
  • [46] High-speed CMOS circuit technique
    Yuan, Jiren, 1600, (24):
  • [47] CIRCUIT FOR HIGH-SPEED CAMERA CONTROL
    MEDVEDEV, AF
    NIKITIN, MM
    PRIBORY I TEKHNIKA EKSPERIMENTA, 1974, (04): : 126 - 127
  • [48] HIGH-SPEED CMOS CIRCUIT TECHNIQUE
    YUAN, J
    SVENSSON, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) : 62 - 70
  • [49] High-speed bus circuit methodology
    Saito, Seiichi
    Kato, Tetsuro
    Nitta, Shuichi
    1998, Scripta Technica Inc, New York, NY, United States (122):
  • [50] High-speed bus circuit methodology
    Saito, S
    Kato, T
    Nitta, S
    ELECTRICAL ENGINEERING IN JAPAN, 1998, 122 (01) : 49 - 59