High-speed circuit designs for transmitters in broadband data links

被引:18
|
作者
Lee, J [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 10764, Taiwan
关键词
clock multiplication unit (CMU); multiplexer (MUX); phase-locked loop (PLL); transmitter; voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2006.872871
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Various high-speed techniques including internal peaking, differentially stacked inductor, and dual-loop PLL for wireline communications are proposed, analyzed, and verified by means of three independent circuits. A multiplexer incorporates multiple peaking techniques and gate control switching to achieve an operation speed of 20 Gb/s while consuming 22 mW from a 1.8-V supply. A voltage-controlled oscillator employing differentially stacked inductor accomplishes a phase noise of -90 dBc/Hz at 1-MHz offset with a minimum power of I mW. A clock multiplication unit utilizes dual-loop architecture as well as a third-order loop filter, arriving at an output jitter of 0.2 ps, rms (0.87 ps, rms de-embedding 0.84 ps, rms from the instruments) and 4.5 ps, pp while consuming 40 mW from a 1.8-V supply.
引用
下载
收藏
页码:1004 / 1015
页数:12
相关论文
共 50 条
  • [21] A high-speed median circuit
    Opris, IE
    Kovacs, GTA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) : 905 - 908
  • [22] A novel data processing circuit in high-speed serial communication
    Tang, Yongjian
    He, Lenian
    Yan, Xiaolang
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1228 - 1231
  • [23] An ASIC Design of a High-Speed Clock and Data Recovery Circuit
    Ng, Chi-Wai
    Yu, Kai-Hung
    Sham, Chiu-Wing
    Tse, C. K. Michael
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 1218 - +
  • [24] Modeling and analysis of high-speed links
    Stojanovic, V
    Horowitz, M
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 589 - 594
  • [25] LIGHT WORK FOR HIGH-SPEED LINKS
    TEJA, ER
    MINI-MICRO SYSTEMS, 1987, 20 (09): : 81 - &
  • [26] OPTICAL RECEIVER SYSTEMS FOR HIGH-SPEED PARALLEL DIGITAL DATA LINKS
    GOVINDARAJAN, M
    SIALA, S
    NOTTENBURG, RN
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1995, 13 (07) : 1555 - 1565
  • [27] Stochastic Modeling of High-Speed Data Links with Nonlinear Dynamic Terminations
    Manfredi, Paolo
    Stievano, Igor S.
    Vande Ginste, Dries
    De Zutter, Daniel
    Canavero, Flavio G.
    2014 IEEE 18TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2014,
  • [28] Probing high-speed digital designs
    Johnson, H
    ELECTRONIC DESIGN, 1997, 45 (06) : 155 - &
  • [29] Giga-bit CMOS equalizers for high-speed data links
    Poe, David
    Woo, Sanghyun
    Kim, Hyoungsoo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (03) : 483 - 490
  • [30] Giga-bit CMOS equalizers for high-speed data links
    David Poe
    Sanghyun Woo
    Hyoungsoo Kim
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 483 - 490