A generic FPGA prototype for on-chip systems with network-on-chip communication infrastructure

被引:5
|
作者
Arjomand, Mohammad [1 ]
Boroumand, Amirali
Sarbazi-Azad, Hamid
机构
[1] Sharif Univ Technol, Dept Comp Engn, HPCAN Lab, Tehran, Iran
关键词
D O I
10.1016/j.compeleceng.2013.11.031
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As System-on-Chips (SoCs) grow in complexity and size, proposals of networks-on-chip (NoCs) as the on-chip communication infrastructure are justified by reusability, scalability, and energy efficiency provided by the interconnection networks. Simulation and mathematical analysis offer flexibility for the evaluations under various network configurations. However, the accuracy of such analyzing methods largely depends on the approximations made. On the other hand, prototyping can be used to improve the evaluation accuracy by bringing the design closer to reality. In this paper, we propose a FPGA prototype that is general enough to model different video-processing SoCs where different cores communicate via NoC. To model NoC, we accurately implement a fully-synthesized on-chip router supporting multiple virtual channels. For the processing nodes, on the other side, we propose a general and simple traffic generator capable of modeling different synthetic functions (i.e. Poisson and self-similar). Indeed, the application traffic is modeled using 1-D hybrid cellular automata which can effectively generate high quality pseudorandom patterns. Finally, for the energy efficiency, the proposed prototype is capable to support multiple frequency regions. To realize the voltage-frequency island partitioned SoC, we use the utilities that Xilinx FPGA platform offers to design Globally Synchronous Locally Asynchronous (GALS) systems via Delay-Locked Loop elements. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:158 / 167
页数:10
相关论文
共 50 条
  • [41] An Infrastructure IP for online testing of network-on-chip based SoCs
    Bhojwani, Praveen
    Mahapatra, Rabi N.
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 867 - +
  • [42] Prototyping of a Network-on-Chip on spartan 3E FPGA
    Thang, Huynh Viet
    Nam, Pham Ngoc
    2008 SECOND INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2008, : 24 - +
  • [43] METAWIRE: USING FPGA CONFIGURATION CIRCUITRY TO EMULATE A NETWORK-ON-CHIP
    Shelburne, M.
    Patterson, C.
    Athanas, P.
    Jones, M.
    Martin, B.
    Fong, R.
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 257 - 262
  • [44] Statistical estimation and evaluation for communication mapping in Network-on-Chip
    Jing, Naifeng
    He, Weifeng
    Zhu, Yongxin
    Mao, Zhigang
    INTEGRATION-THE VLSI JOURNAL, 2010, 43 (02) : 220 - 229
  • [45] MetaWire: using FPGA configuration circuitry to emulate a network-on-chip
    Shelburne, M.
    Patterson, C.
    Athanas, P.
    Jones, M.
    Martin, B.
    Fong, R.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (03): : 159 - 169
  • [46] Integrated On-Chip Antennas for Chip-to-Chip Communication
    Yordanov, Hristomir H.
    Russer, Peter
    2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 41 - 44
  • [47] Communication Aware Design Method for Optical Network-on-Chip
    Sepulveda, Johanna
    Le Beux, Sebastien
    Luo, Jiating
    Killian, Cedric
    Chillet, Daniel
    Li, Hui
    O'Connor, Ian
    Sentieys, Olivier
    2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 243 - 250
  • [48] Energy-efficient Wireless Network-on-Chip Architecture with Log-Periodic On-Chip Antennas
    Shamim, Md Shahriar
    Mansoor, Naseef
    Ganguly, Amlan
    Samaiyar, Aman
    Deb, Sujay
    Ram, Shobha Sunndar
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 85 - 86
  • [49] Adaptive power management for the on-chip communication network
    Liang, Guang
    Jantsch, Axel
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 649 - +
  • [50] A high-throughput network-on-chip architecture for systems-on-chip interconnect
    Bouhraoua, A.
    Elrabaa, M. E.
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 127 - +