Double-Gate Negative-Capacitance MOSFET With PZT Gate-Stack on Ultra Thin Body SOI: An Experimentally Calibrated Simulation Study of Device Performance

被引:77
|
作者
Saeidi, Ali [1 ]
Jazaeri, Farzan [2 ]
Stolichnov, Igor [1 ]
Ionescu, Adrian M. [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Lab Micro & Nanoelect Devices, CH-1015 Lausanne, Switzerland
[2] Ecole Polytech Fed Lausanne, Integrated Circuits Lab, CH-1015 Lausanne, Switzerland
关键词
Double-gate negative capacitance FET (DG NCFET); ferroelectric; NCFET; negative capacitance (NC); ultrathin body and box fully depleted silicon-on-insulator (UTBB FDSOI)-NCFET; FILMS; MODEL;
D O I
10.1109/TED.2016.2616035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose and investigate the high-performance and low-power design space of nonhysteretic negative capacitance (NC) MOSFETs for the 14-nm node based on the calibrated simulations using an experimental gate-stack with PZT ferroelectric to obtain the NC effect. All necessary parameters are extracted by carefully characterizing experimentally fabricated ferroelectric capacitors, to ensure realistic simulation results. The ferroelectric thickness obtained by the proposed approach leads to the maximum enhancement in the nonhysteretic operation of NC transistors. We report a clear and significant double improvement in: 1) subthreshold swing and 2) gate overdrive, using the NC effect. Simulations using Silvaco TCAD coupled with a realistic Landau model of ferroelectrics demonstrates that a 14-nm node ultrathin body and box fully depleted silicon-on-insulator FET can operate at 0.26 V instead of 0.9 V gate voltage using the NC effect, with an average subthreshold swing of 55 mV/decade at room temperature. The double-gate structure is proposed to overcome the large mismatch between the ferroelectric and MOS capacitor to enhance the NC effect and reduce the ferroelectric's optimized thickness. A 14-nm node double-gate negative capacitance FET can operate at 0.24 V gate voltage with an average subthreshold swing of 45 mV/decade.
引用
收藏
页码:4678 / 4684
页数:7
相关论文
共 34 条
  • [1] Simulation-based study of negative-capacitance double-gate tunnel field-effect transistor with ferroelectric gate stack
    Liu, Chien
    Chen, Ping-Guang
    Xie, Meng-Jie
    Liu, Shao-Nong
    Lee, Jun-Wei
    Huang, Shao-Jia
    Liu, Sally
    Chen, Yu-Sheng
    Lee, Heng-Yuan
    Liao, Ming-Han
    Chen, Pang-Shiu
    Lee, Min-Hung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [2] SIMULATION STUDY ON THE ELECTRICAL PERFORMANCE OF EQUILIBRIUM THIN-BODY DOUBLE-GATE NANO-MOSFET
    Yee, Ooi Chek
    King, Lim Soo
    JURNAL TEKNOLOGI, 2015, 76 (01): : 87 - 95
  • [3] Quantum Simulation of Si, GaAs, GaSb, and Ge Channel Ultra-thin-body Double-gate Negative Capacitance FETs
    Lee, J.
    Jeong, W. J.
    Kang, D. H.
    Shin, M.
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [4] Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    SOLID-STATE ELECTRONICS, 2016, 126 : 130 - 135
  • [5] On gate stack scalability of double-gate negative-capacitance FET with ferroelectric HfO2 for energy efficient sub-0.2V operation
    Jang, Kyungmin
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (02)
  • [6] Mobility enhancement in (110)-oriented ultra-thin-body single-gate and double-gate SOI MOSFETs
    Hiramoto, Toshiro
    Tsutsui, Gen
    Saitoh, Masurni
    Nagumo, Toshiharu
    Saraya, Takuya
    2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGS, 2006, : 44 - 55
  • [7] On Gate Stack Scalability of Double-Gate Negative-Capacitance FET with Ferroelectric HfO2 for Energy-Efficient Sub-0.2V Operation
    Jang, Kyungmin
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 176 - 177
  • [8] Using SOI double-gate MOSFET NDR structures to improve ultra-low power full adder performance
    Hassoune, I.
    Yang, X.
    O'Connor, I.
    Navarro, D.
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 345 - 348
  • [9] Superior Performance of a Negative-capacitance Double-gate Junctionless Field-effect Transistor with Additional Source-drain Doping
    Zhao, Zhifeng
    Yu, Tianyu
    Si, Peng
    Zhang, Kai
    Lu, Weifeng
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2020, 50 (03): : 169 - 177
  • [10] Surface Potential Modeling of Graded-Channel Gate-Stack (GCGS) High-K Dielectric Dual-Material Double-Gate (DMDG) MOSFET and Analog/RF Performance Study
    Narendar, Vadthiya
    Girdhardas, Kalola Ankit
    SILICON, 2018, 10 (06) : 2865 - 2875