Modeling of Jitter in Bang-Bang CDR With Fourier Series Analysis

被引:5
|
作者
Adrang, Habib [1 ]
Miar-Naimi, Hossein [2 ]
机构
[1] Babol Univ Technol, Dept Elect & Comp Engn, Integrated Circuits Res Lab, Babol Sar, Mazandaran, Iran
[2] Babol Univ Technol, EE Dept, Integrated Syst Lab, Fac Elect & Comp Engn, Babol Sar, Mazandaran, Iran
关键词
Bang-bang phase detector (BPD); clock and data recovery (CDR); jitter transfer and jitter tolerance; PHASE-DETECTOR; RECOVERY; CLOCK; PLL;
D O I
10.1109/TCSI.2012.2215787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Bang-bang clock and data recovery (BBCDR) circuits are hard nonlinear systems due to the nonlinearity introduced by the binary phase detector (BPD). In this paper, jitter transfer and jitter tolerance of the second-order BBCDR are characterized by the Fourier series analysis and formulating the time domain waveforms. As a result, a new equation is presented to obtain corner frequency. Also, the jitter tolerance is expressed in a closed form as a function of loop parameters. The presented method is general enough to be used for designing the BBCDR. System level simulation is used to validate the analytical results with particular emphasis on jitter transfer and tolerance characteristics. The experiments all show excellent conformance between analytical equations and simulation results.
引用
收藏
页码:3 / 10
页数:8
相关论文
共 50 条
  • [1] Analytical Modeling of Jitter in Bang-Bang CDR Circuits Featuring Phase Interpolation
    Palestri, Pierpaolo
    Elnaqib, Ahmed
    Menin, Davide
    Shyti, Klaid
    Brandonisio, Francesco
    Bandiziol, Andrea
    Rossi, Davide
    Nonis, Roberto
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1392 - 1401
  • [2] BANG-BANG CDR'S ACQUISITION, LOCKING, AND JITTER TOLERANCE
    He, Chao
    Kwasniewski, Tadeusz
    [J]. 2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [3] Jitter analysis of a PLL-based CDR with a bang-bang phase detector
    Ramezani, M
    Andre, C
    Salama, T
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 393 - 396
  • [4] Jitter and metastability analysis and modeling of multilevel bang-bang phase detector
    Salem, Sanaz
    Saneei, Mohsen
    Abbasi-Moghadam, Dariush
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1371 - 1385
  • [5] Modeling of jitter in bang-bang clock and data recovery circuits
    Lee, J
    Kundert, KS
    Razavi, B
    [J]. PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 711 - 714
  • [6] Modeling of jitter in bang-bang clock and data recovery circuits
    Adrang, Habib
    Ghoreishi, Seyed Saleh
    [J]. COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2013, 32 (03) : 1151 - 1168
  • [7] A novel approach to analysis and design of bang-bang CDR circuits
    Adrang, Habib
    Miar-Naimi, Hossein
    [J]. COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2013, 32 (06) : 1986 - 2005
  • [8] Bang-bang cycle-slip detector improves jitter-tolerance in SONET PLL/DLL CDR
    Guinea, J. A.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (10) : 1828 - 1839
  • [9] BANG-BANG LOOP ANALYSIS
    WALKER, RC
    [J]. HEWLETT-PACKARD JOURNAL, 1992, 43 (05): : 110 - 110
  • [10] A Quick Jitter Tolerance Estimation Technique for Bang-bang CDRs
    Lee, Yen-Long
    Chang, Soon-Jyh
    [J]. 2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 8 - 13