A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism

被引:0
|
作者
Yao, Chia-Yu [1 ]
Ho, Yung-Hsiang [1 ]
机构
[1] NTUST, Dept Elect Engn, Taipei, Taiwan
来源
2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT) | 2013年
关键词
all-digital delay-locked loop (ADDLL); successive approximation register (SAR); starting SAR-bit prediction; DLL; BUFFER; LINE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an 11-bit all-digital delay-locked loop (ADDLL) with a starting SAR-bit prediction (SSARBP) mechanism. The proposed circuit possesses a wide-operating range such that it can serve as a de-skew buffer for the clock signal. With the proposed SSARBP mechanism, the ADDLL can achieve fast lock and can eliminate the harmonic lock. In the beginning of a SSARBP cycle, the circuit estimates the current delay of the digital-controlled delay line (DCDL). We then predict a suitable SAR starting bit to shorten the lock time. The ADDLL chip is designed using TSMC's 0.18 mu m CMOS cell library. The post-simulation results show that the proposed circuit can operate from 66 MHz to 1 GHz. In the low frequency band, the lock time is within 17-23 clock cycles. In the high frequency band, the lock time is within 17-32 clock cycles. The power consumption of the chip is estimated to be 22 mW at 1.8-V supply voltage and 1-GHz clock frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Feedback tuning algorithm for fast-locking all-digital phase-locked loops
    Xie L.
    Wang Y.
    Qiao S.
    Hei Y.
    Qiao, Shushan (qiaoshushan@ime.ac.cn), 2018, Science Press (45): : 91 - 96
  • [42] A wide-range and fast-locking all-digital DLL with one-cycle dynamic synchronizing for in-cell touched LC display
    Zhen-Jie Hong
    Yu-Lung Lo
    Kuan-Yu Shen
    Guan-Yu Chen
    Wei-Ju Li
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 133 - 146
  • [43] A wide-range and fixed latency of one clock cycle delay-locked loop
    Chang, HH
    Lin, JW
    Liu, SI
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 675 - 678
  • [44] A Portable Wide-Range All-Digital Phase-Locked Loop with Fast Settling Time in 180 nm CMOS
    Xie, Lin-lin
    Qiao, Shu-shan
    Wang, Yang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 545 - 547
  • [45] A Fast-Locking All-Digital Phase-Locked Loop with a Novel Counter-Based Mode Switching Controller
    Yu, Guangming
    Wang, Yu
    Yang, Huazhong
    Wang, Hui
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 406 - 410
  • [46] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274
  • [47] Designing a SAR-Based All-Digital Delay-Locked Loop With Constant Acquisition Cycles Using a Resettable Delay Line
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    Chiu, Yi-Yao
    Yang, Rong-Jyi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 567 - 574
  • [48] Fast-locking all-digital phase-locked loop with digitally controlled oscillator tuning word estimating and presetting
    Yu, G.
    Wang, Y.
    Yang, H.
    Wang, H.
    IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (03) : 207 - 217
  • [49] 100MHz all-digital delay-locked loop for low power application
    Kim, BS
    Kim, LS
    ELECTRONICS LETTERS, 1998, 34 (18) : 1739 - 1740
  • [50] An All-Digital Delay-Locked Loop for High-Speed Memory Interface Applications
    Chen, Shih-Lun
    Ho, Ming-Jing
    Sun, Yu-Ming
    Lin, Maung Wai
    Lai, Jung-Chin
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,