A Physical Model for Metal-Oxide Thin-Film Transistor Under Gate-Bias and Illumination Stress

被引:16
|
作者
Li, Jiapeng [1 ]
Lu, Lei [1 ,2 ]
Chen, Rongsheng [1 ,3 ]
Kwok, Hoi-Sing [1 ,2 ]
Wong, Man [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
[2] Hong Kong Univ Sci & Technol, Jockey Club Inst Adv Study, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
[3] South China Univ Technol, Sch Elect & Informat Engn, Guangzhou 510640, Guangdong, Peoples R China
关键词
Asymmetric stress; bias illumination stress; generation or transport limited; indium-gallium-zinc oxide (IGZO); reliability; thin-film transistor (TFT); NEGATIVE-BIAS; INSTABILITY;
D O I
10.1109/TED.2017.2771800
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A negative shift in the turn-on voltage of a metal-oxide thin-film transistor under negative gate-bias and illumination stress has been frequently reported. The stretched-exponential equation, predicated largely on a charge-trapping mechanism, has been commonly used to fit the time dependence of the shift. The fitting parameters, some with unsubstantiated physical origin, are extracted by curve fitting. A more physically based model is presently formulated, incorporating the photogeneration, transport, and trapping of holes. The model parameters of generation energy barrier, hole mobility, and trapping time constant are extracted from the measured gate-bias dependent turn-on voltage shift. It is theoretically deduced and experimentally verified that the degradation kinetics is either generation or transport limited. The model can be further applied to explain the attenuated shift under positive bias and illumination stress, if the screening of the electric field emanating from the gate bias is also accounted for. From the effects of asymmetric source/drain bias applied during stress, it is deduced that the trapping is localized along the length of the channel interface. The turn-on voltage of a transistor after such stress is constrained by the portion of the channel exhibiting the smallest shift.
引用
收藏
页码:142 / 149
页数:8
相关论文
共 50 条
  • [1] Gate-bias stress in amorphous oxide semiconductors thin-film transistors
    Lopes, M. E.
    Gomes, H. L.
    Medeiros, M. C. R.
    Barquinha, P.
    Pereira, L.
    Fortunato, E.
    Martins, R.
    Ferreira, I.
    APPLIED PHYSICS LETTERS, 2009, 95 (06)
  • [2] Influence of white light illumination on the performance of a-IGZO thin film transistor under positive gate-bias stress
    Tang Lan-Feng
    Yu Guang
    Lu Hai
    Wu Chen-Fei
    Qian Hui-Min
    Zhou Dong
    Zhang Rong
    Zheng You-Dou
    Huang Xiao-Ming
    CHINESE PHYSICS B, 2015, 24 (08)
  • [3] Positive gate-bias temperature instability of ZnO thin-film transistor
    刘玉荣
    苏晶
    黎沛涛
    姚若河
    Chinese Physics B, 2014, 23 (06) : 606 - 611
  • [4] Influence of white light illumination on the performance of a-IGZO thin film transistor under positive gate-bias stress
    汤兰凤
    于广
    陆海
    武辰飞
    钱慧敏
    周东
    张荣
    郑有炓
    黄晓明
    Chinese Physics B, 2015, (08) : 619 - 623
  • [5] Behaviors of InGaZnO thin film transistor under illuminated positive gate-bias stress
    Chen, Te-Chih
    Chang, Ting-Chang
    Tsai, Chih-Tsung
    Hsieh, Tien-Yu
    Chen, Shih-Ching
    Lin, Chia-Sheng
    Hung, Ming-Chin
    Tu, Chun-Hao
    Chang, Jiun-Jye
    Chen, Po-Lun
    APPLIED PHYSICS LETTERS, 2010, 97 (11)
  • [6] Positive gate-bias temperature instability of ZnO thin-film transistor
    Liu Yu-Rong
    Su Jing
    Lai Pei-Tao
    Yao Ruo-He
    CHINESE PHYSICS B, 2014, 23 (06)
  • [7] Two-Step Electrical Degradation Behavior in α-InGaZnO Thin-Film Transistor Under Gate-Bias Stress
    Chen, Fa-Hsyang
    Pan, Tung-Ming
    Chen, Ching-Hung
    Liu, Jiang-Hung
    Lin, Wu-Hsiung
    Chen, Po-Hsueh
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (05) : 635 - 637
  • [8] Effects of gate-bias stress on ZnO thin-film transistors
    Su, Liang-Yu
    Lin, Hsin-Ying
    Wang, Sung-Li
    Yeh, Yung-Hui
    Cheng, Chun-Cheng
    Peng, Lung Han
    Huang, Jian-Jang
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2010, 18 (10) : 802 - 806
  • [9] Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses
    Liu, Y. R.
    Yu, J. L.
    Lai, P. T.
    Wang, Z. X.
    Han, J.
    Liao, R.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 439 - 442
  • [10] Degradation of Elevated-Metal Metal-Oxide Thin-Film Transistors Under AC Bias Stress
    Yang, Yilin
    Yin, Xiangyuan
    Wang, Mingxiang
    Zhang, Dongli
    2018 9TH INTHERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN FOR THIN-FILM TRANSISTORS (CAD-TFT), 2018, : 20 - 20