28nm CPI (Chip/Package Interactions) in Large Size eWLB (Embedded Wafer Level BGA) Fan-Out Wafer Level Packages

被引:7
|
作者
Chen, Kang [1 ]
Chua, Linda [1 ]
Choi, Won Kyung [1 ]
Chow, Seng Guan [1 ]
Yoon, Seung Wook [2 ]
机构
[1] STATS ChipPAC Pte Ltd, 5 Yishun St 23, Singapore 768442, Singapore
[2] STATS ChipPAC Pte Ltd, 10 Ang Mo Kio St 65 Techpoint 04-08-09, Singapore 569059, Singapore
关键词
eWLB; FOWLP; CPI; Cu low-k device; 28nm; Reliability;
D O I
10.1109/ECTC.2017.237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To meet the continued demand for form factor reduction and functional integration of electronic devices, Wafer Level Packaging (WLP) is an attractive packaging solution with many advantages in comparison with standard Ball Grid Array (BGA) packages. The advancement of fan-out WLP has made it a more promising solution as compared with fan-in WLP, because it can offer greater flexibility in enabling more IO's, multi-chips, heterogeneous integration and 3D SiP. In particular, Embedded Wafer Level BGA (eWLB) is a fan-out WLP solution which can enable applications that require higher input/output (I/O) density, smaller form factor, excellent heat dissipation, and thin package profile, and it has the potential to evolve in various configurations with proven integration flexibility, process robustness, manufacturing capacity and production yield. It also provides integration of multiple dies vertically and horizontally in a single package without substrates. For eWLB fan-out WLP, the structural design as well as selection of materials is very important in determining the process yield and long term reliability. Therefore it is necessary to investigate the key design factors affecting the reliability comprehensively. This work is focused on an experimental study on the chip-package interactions in 10x10 similar to 15x15mm 28nm eWLB fan-out WLP with multiple redistribution layers (RDLs). Standard JEDEC component and board level tests were carried out to investigate reliability, and both destructive and non-destructive analyses were performed to investigate potential structural defects. Electrical characterization was also studied for both simulation and experimental works. The influence of structural design on the package reliability will be demonstrated. Thermal characterization and thermo-mechanical simulation results will also be discussed.
引用
下载
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [1] Development of Advanced Fan-out Wafer Level Package (embedded Wafer Level BGA)
    Jin, Yonggang
    Teysseyre, Jerome
    Liu, Anandan Ramasy Yun
    Goh, George
    Yoon, S. W.
    2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,
  • [2] Development of Advanced Fan-out Wafer Level Package (embedded Wafer Level BGA) Packaging
    Jin, Yonggang
    Teysseyre, Jerome
    Baraton, Xavier
    Yoon, S. W.
    Lin, Yaojian
    Marimuthu, Pandi C.
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 151 - 156
  • [3] Fan-Out Wafer Level Chip Scale Package Testing
    Chen, Hao
    Lin, Hung-Chih
    Wang, Min-Jer
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 84 - 89
  • [4] Board Level Reliability Improvement in eWLB (Embedded Wafer Level BGA) Packages
    Chow, Seng Guan
    Lin, Yaojian
    Adams, Bernard
    Yoon, Seung Wook
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 139 - 142
  • [5] Fan-out Wafer Level Package for Memory Applications
    Son, Ho-Young
    Sung, Ki-Jun
    Choi, Bok-Kyu
    Kim, Jong-Hoon
    Lee, Kangwook
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1349 - 1354
  • [6] Evaluation of fan-out wafer level package strength
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    MICROELECTRONICS INTERNATIONAL, 2019, 36 (02) : 54 - 61
  • [7] Development of Advanced Fan-out Wafer Level Package
    Jin, Yonggang
    Teysseyre, Jerome
    Liu, Anandan Ramasamy Yun
    Huang, Bing Hong
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 699 - 708
  • [8] Process and Reliability of Large Fan-Out Wafer Level Package based Package-on-Package
    Rao, Vempati Srinivasa
    Chong, Chai Tai
    Ho, David
    Zhi, Ding Mian
    Choong, Chong Ser
    Lim, Sharon P. S.
    Ismael, Daniel
    Liang, Ye Yong
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 615 - 622
  • [9] Latest material technologies for Fan-Out Wafer Level Package
    Watanabe, Itaru
    Kouda, Masaya
    Makihara, Koji
    Shinozaki, Hiroki
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [10] Through Mold Interconnects for Fan-out Wafer Level Package
    Ho, Soon Wee
    Wai, Leong Ching
    Sek, Soon Ann
    Cereno, Daniel Ismael
    Lau, Boon Long
    Hsiao, Hsiang-Yao
    Chai, Tai Chong
    Rao, Vempati Srinivasa
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 51 - 56