28nm CPI (Chip/Package Interactions) in Large Size eWLB (Embedded Wafer Level BGA) Fan-Out Wafer Level Packages

被引:7
|
作者
Chen, Kang [1 ]
Chua, Linda [1 ]
Choi, Won Kyung [1 ]
Chow, Seng Guan [1 ]
Yoon, Seung Wook [2 ]
机构
[1] STATS ChipPAC Pte Ltd, 5 Yishun St 23, Singapore 768442, Singapore
[2] STATS ChipPAC Pte Ltd, 10 Ang Mo Kio St 65 Techpoint 04-08-09, Singapore 569059, Singapore
关键词
eWLB; FOWLP; CPI; Cu low-k device; 28nm; Reliability;
D O I
10.1109/ECTC.2017.237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To meet the continued demand for form factor reduction and functional integration of electronic devices, Wafer Level Packaging (WLP) is an attractive packaging solution with many advantages in comparison with standard Ball Grid Array (BGA) packages. The advancement of fan-out WLP has made it a more promising solution as compared with fan-in WLP, because it can offer greater flexibility in enabling more IO's, multi-chips, heterogeneous integration and 3D SiP. In particular, Embedded Wafer Level BGA (eWLB) is a fan-out WLP solution which can enable applications that require higher input/output (I/O) density, smaller form factor, excellent heat dissipation, and thin package profile, and it has the potential to evolve in various configurations with proven integration flexibility, process robustness, manufacturing capacity and production yield. It also provides integration of multiple dies vertically and horizontally in a single package without substrates. For eWLB fan-out WLP, the structural design as well as selection of materials is very important in determining the process yield and long term reliability. Therefore it is necessary to investigate the key design factors affecting the reliability comprehensively. This work is focused on an experimental study on the chip-package interactions in 10x10 similar to 15x15mm 28nm eWLB fan-out WLP with multiple redistribution layers (RDLs). Standard JEDEC component and board level tests were carried out to investigate reliability, and both destructive and non-destructive analyses were performed to investigate potential structural defects. Electrical characterization was also studied for both simulation and experimental works. The influence of structural design on the package reliability will be demonstrated. Thermal characterization and thermo-mechanical simulation results will also be discussed.
引用
下载
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [31] EFFECT OF HIGH TEMPERATURE STORAGE ON FAN-OUT WAFER LEVEL PACKAGE STRENGTH
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [32] A PROMISING EMBEDDED SILICON FAN-OUT WAFER LEVEL PACKAGE WITH LASER RELEASABLE TEMPORARY BONDING TECHNOLOGY
    Wang, Chengqian
    Zhang, Aibing
    Li, Zhengfeng
    Li, Shouwei
    Li, Yang
    Ji, Yong
    Ming, Xuefei
    Yu, Daquan
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [33] Development and Characterization of 300mm Large Panel eWLB (embedded Wafer Level BGA)
    Yoon, Seung Wook
    Lin, Yaojian
    Marimuthu, Pandi C.
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [34] New RDL-First PoP Fan-Out Wafer-Level Package Process with Chip-to-Wafer Bonding Technology
    Son, SeungNam
    Khim, DongHyun
    Yun, SeokHun
    Park, JunHwan
    Jeong, EunTaek
    Yi, JiHun
    Yoo, JinKun
    Yang, KiYeul
    Yi, MinJae
    Lee, SangHyoun
    Do, WonChul
    Khim, JinYoung
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1910 - 1915
  • [35] Package Level Warpage Simulation of Fan-out Wafer Level Package (FOWLP) Considering Viscoelastic Material Properties
    Chen, Zhaohui
    Zhang, Xiaowu
    Lim, Sharon Pei Siang
    Lim, Simon Siak Boon
    Lau, Boon Long
    Han, Yong
    Jong, Ming Chinq
    Liu, Songlin
    Wang, Xiaobai
    Andriani, Yosephine
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 836 - 842
  • [36] Electromagnetic Interference Shielding from the Back-Side Metallization of the Chip in Fan-Out Wafer Level Package
    Joung, Bo Kung
    Kim, Seong-Chul
    Ahn, Key-One
    Kim, Young-Ho
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2021, 16 (05) : 723 - 730
  • [37] Stress optimization study about heterogeneous multi-chip structure in Fan-out Wafer Level Package
    Jung, Cheong-Ha
    Seo, Won
    Kim, Gu-sung
    ICEPT2019: THE 2019 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2019,
  • [38] STUDY OF RELIABLE CHIP LAST PROCESS FOR FAN OUT WAFER LEVEL PACKAGE
    Liu, Shuai-Lin
    Kao, Nicholas
    Lin, Vito
    Zhang, Ken
    Wang, Yu-Po
    PROCEEDINGS OF ASME 2023 INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, INTERPACK2023, 2023,
  • [39] Fabrication of high Q factor integrated passive devices based on embedded Fan-out wafer level package
    Zhou, Xiufeng
    Ming, Xuefei
    Ji, Yong
    Gao, Nayan
    Li, Yang
    Yao, Xin
    Xue, Kai
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 601 - 604
  • [40] A Mechanics Model for the Moisture Induced Delamination in Fan-Out Wafer-Level Package
    Chiu, Tz-Cheng
    Wu, Ji-Yen
    Liu, Wei-Te
    Liu, Chang-Wei
    Chen, Dao-Long
    Shih, MengKai
    Tarng, David
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1205 - 1211