High speed, scalable, and accurate implementation of Packet Fair Queueing algorithms in ATM networks

被引:16
|
作者
Bennett, JCR
Stephens, DC
Zhang, H
机构
关键词
D O I
10.1109/ICNP.1997.643677
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The fluid Generalized Processor Sharing (GPS) algorithm has desirable properties for integrated services networks and many Packet Fair Queueing (PFQ) algorithms have been proposed to approximate GPS. However, there have been few high speed implementations of PFQ algorithms that can support large number of sessions with diverse rate requirements and at the same time maintain all the important properties of GPS. The implementation cost of a PFQ algorithm is determined by two components: (1) computation of the system virtual time function and (2) maintaining the relative ordering of the packets via their timestamps in a priority queue mechanism. While most of the recently proposed PFQ algorithms reduce the complexity of computing the system virtual time function, the complexity of maintaining the priority queue, and therefore the overall complexity of implementing PFQ, is still a function of the number of active sessions. In addition, while reducing the algorithmic or asymptotic complexity has been the focus of most analysis, to run at high speed, it is also important to reduce the complexity of basic operations. In this paper, we develop techniques to reduce both types of complexities. In particular, we present a novel grouping architecture for implementing PFQ with an algorithmtic complexity that is a function of the number of distinct rates supported, but independent of the number of sessions in the system. A key advantage of the proposed scheme is that it introduces only minor inaccuracy in the implemented algorithm. To reduce the cost of basic operations, we propose a hardware implementation framework and several novel techniques that reduce the on-chip memory size, off-chip memory bandwidth, and off-chip access latency. We present a single chip implementation of WF(2)Q+, one of the most accurate Fair Queueing algorithms, that runs at 622 Mbps.
引用
收藏
页码:7 / 14
页数:8
相关论文
共 50 条
  • [11] Credit-based fair queueing for ATM networks
    Tsang, DHK
    Bensaou, B
    Chan, KT
    ELECTRONICS LETTERS, 1996, 32 (25) : 2306 - 2307
  • [12] Wireless packet fair queueing algorithms with link level retransmission
    Kim, N
    Yoon, H
    COMPUTER COMMUNICATIONS, 2005, 28 (07) : 713 - 725
  • [13] Medium starting potential fair queueing for high-speed networks
    Kwak, DY
    Ko, NS
    Park, HS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2004, E87B (01) : 188 - 191
  • [14] A fair queueing with cell delay variation factor in ATM networks
    Park, J
    Kim, K
    Oh, C
    Kim, K
    IEEE 2000 TENCON PROCEEDINGS, VOLS I-III: INTELLIGENT SYSTEMS AND TECHNOLOGIES FOR THE NEW MILLENNIUM, 2000, : B46 - B50
  • [15] Design of a weighted fair queueing cell scheduler for ATM networks
    Chen, YH
    Turner, JS
    GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION, 1998, : 405 - 410
  • [16] Fair queueing algorithm with rate independent delay for ATM networks
    Ho, S
    Chan, S
    Ko, KT
    ELECTRONICS LETTERS, 1999, 35 (01) : 19 - 20
  • [17] Hardware design and implementation of packet fair queuing algorithms for the quality of service support in the high-speed internet
    Sanli, Mustafa
    Schmidt, Ece Guran
    Guran, Hasan Cengiz
    COMPUTER NETWORKS, 2012, 56 (13) : 3065 - 3075
  • [18] Delay guaranteed fair queueing(DGFQ) in multimedia packet networks
    Yang, HH
    Kim, K
    MANAGEMENT OF MULTIMEDIA NETWORKS AND SERVICES, PROCEEDINGS, 2003, 2839 : 170 - 182
  • [19] Bounded tag fair queueing for broadband packet switching networks
    Chen, YJ
    Lee, SY
    COMPUTER COMMUNICATIONS, 2000, 23 (01) : 45 - 61
  • [20] Fair virtual clock queueing scheduling algorithm for high-speed packet switched network
    Wang, CG
    Long, KP
    Gong, XY
    Cheng, SD
    CHINESE JOURNAL OF ELECTRONICS, 2001, 10 (01): : 42 - 47