A low-kickback-noise latched comparator for high-speed flash analog-to-digital converters

被引:0
|
作者
Chen, J [1 ]
Kurachi, S [1 ]
Shen, SM [1 ]
Liu, HW [1 ]
Yoshimasu, T [1 ]
Suh, YJ [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Wakamatsu Ku, Kitakyushu, Fukuoka 8080135, Japan
关键词
kickback noise; latched comparator; ADCs;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In traditional comparators especially for flash ADCs, one serious problem is the kick back noise, which disturbs the input signal voltages and consequently might cause errors at the outputs of the ADCs. In this paper, we propose a novel CMOS latched comparator with very low kickback noise for high-speed flash ADCs. The proposed comparator separates analog preamplifier from the positive feedback digital dynamic latch so as to reduce the influence of the kickback noise. Simulation results based on a mixed signal CMOS 0.35um technology show that, this comparator can work at a maximum clock frequency of 500MHz with very reduced kickback noise compared with conventional architectures.
引用
收藏
页码:250 / 253
页数:4
相关论文
共 50 条
  • [31] A high-speed latched comparator with low offset voltage and low dissipation
    Zhu, Zhangming
    Yu, Guangwen
    Wu, Hongbing
    Zhang, Yifei
    Yang, Yintang
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 467 - 471
  • [32] Encoders for Flash Analog-to-Digital Converters
    Budanov, Dmitry O.
    Pilipko, Mikhail M.
    Morozov, Dmitry V.
    [J]. PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 173 - 177
  • [33] High-speed digital to analog converters
    Doris, K
    van Roermund, A
    [J]. ANALOG CIRCUIT DESIGN: RF CIRCUITS: WIDE BAND, FRONT-ENDS,DAC'S, DESIGN METHODOLOGY AND VERIFICATION FOR RF AND MIXED-SIGNAL SYSTEMS, LOW POWER AND LOW VOLTAGE, 2006, : 91 - +
  • [34] HIGH-SPEED DIGITAL-TO-ANALOG AND ANALOG-TO-DIGITAL TECHNIQUES
    HENRY, TW
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1973, NS20 (05) : 52 - 66
  • [35] DYNAMIC BEHAVIOR OF A JOSEPHSON LATCHING COMPARATOR FOR USE IN A HIGH-SPEED ANALOG-TO-DIGITAL CONVERTER
    PETERSEN, DA
    KO, H
    VANDUZER, T
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 1987, 23 (02) : 891 - 894
  • [36] Behavioral modeling and simulation of high-speed analog-to-digital converters using systemc
    Bjornsen, J
    Ytterdal, T
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III: GENERAL & NONLINEAR CIRCUITS AND SYSTEMS, 2003, : 906 - 909
  • [37] STATE OF THE ART AND PROSPECTS FOR DEVELOPMENT OF HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS (REVIEW)
    BAKHTIAROV, GD
    DZARDANOV, PA
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1982, 25 (06) : 1315 - 1332
  • [38] NORMALIZATION OF THE DYNAMIC-RESPONSE CHARACTERISTICS OF HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS
    BRAGIN, AA
    KONOVALOV, VI
    SEMENYUK, AL
    [J]. MEASUREMENT TECHNIQUES USSR, 1981, 24 (06): : 445 - 447
  • [39] HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS WITH TRAVELING-WAVE ELECTROOPTICAL MODULATORS
    BAGLIKOV, VB
    DIANOVA, VA
    MUSTEL, ER
    PARYGIN, VN
    [J]. RADIOTEKHNIKA I ELEKTRONIKA, 1987, 32 (01): : 148 - 154
  • [40] Novel digitally assisted high-speed high-resolution analog-to-digital converters
    Takahashi, Tomomi
    Oshima, Takashi
    Yamawaki, Taizo
    [J]. Kyokai Joho Imeji Zasshi/Journal of the Institute of Image Information and Television Engineers, 2010, 64 (02): : 241 - 243