A low-kickback-noise latched comparator for high-speed flash analog-to-digital converters

被引:0
|
作者
Chen, J [1 ]
Kurachi, S [1 ]
Shen, SM [1 ]
Liu, HW [1 ]
Yoshimasu, T [1 ]
Suh, YJ [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Wakamatsu Ku, Kitakyushu, Fukuoka 8080135, Japan
关键词
kickback noise; latched comparator; ADCs;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In traditional comparators especially for flash ADCs, one serious problem is the kick back noise, which disturbs the input signal voltages and consequently might cause errors at the outputs of the ADCs. In this paper, we propose a novel CMOS latched comparator with very low kickback noise for high-speed flash ADCs. The proposed comparator separates analog preamplifier from the positive feedback digital dynamic latch so as to reduce the influence of the kickback noise. Simulation results based on a mixed signal CMOS 0.35um technology show that, this comparator can work at a maximum clock frequency of 500MHz with very reduced kickback noise compared with conventional architectures.
引用
收藏
页码:250 / 253
页数:4
相关论文
共 50 条
  • [1] A low-kickback-noise and low-voltage latched comparator for high-speed folding and interpolating ADC
    Zhang, Guohe
    Wang, Bo
    Liang, Feng
    Shao, Zhibiao
    [J]. IEICE ELECTRONICS EXPRESS, 2008, 5 (22): : 943 - 948
  • [2] Low-Kickback-Noise Preamplifier-Latched Comparators Designed for High-Speed & Accurate ADCs
    Rezaeii, Ali Baradaran
    Shino, Obalit
    Moradi, Tohid
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2014, 44 (04): : 312 - 320
  • [3] A low kickback fully differential dynamic comparator for pipeline analog-to-digital converters
    Diaz-Madrid, Jose-Angel
    Domenech-Asensi, Gines
    Hauer, Johann
    Mateu, Loreto
    [J]. ENGINEERING REPORTS, 2019, 1 (04)
  • [4] A HIGH-SPEED CMOS CURRENT COMPARATOR SUITABLE FOR ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    Kaya, Tolga
    Zeki, Ali
    [J]. ISTANBUL UNIVERSITY-JOURNAL OF ELECTRICAL AND ELECTRONICS ENGINEERING, 2008, 8 (02): : 603 - 605
  • [5] A high-speed high-resolution latch comparator for pipeline analog-to-digital converters
    Wang, Riyan
    Li, Kaihang
    Zhang, Jianqin
    Nie, Bin
    [J]. 2007 INTERNATIONAL WORKSHOP ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION, 2007, : 28 - +
  • [6] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [7] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [8] Dynamic Latched Comparator Design for Super-high Speed Analog-to-Digital Converter
    Gao, Yuhan
    Wang, Yonglu
    Li, Ruzhang
    Chen, Guangbing
    Zhang, Zhengping
    Zhu, Can
    Zhang, Lei
    Ye, Rongke
    Hu, Rongbin
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2013,
  • [9] Improving the linearity in high-speed analog-to-digital converters
    Gatti, U
    Gazzoli, G
    Maloberti, F
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 17 - 20
  • [10] High-speed analog-to-digital converters in SiGe technologies
    Lee, Jaesik
    [J]. IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2007 IEEE CSIC SYMPOSIUM, TECHNOLOGY DIGEST, 2007, : 93 - 96