共 50 条
- [1] A low-kickback-noise latched comparator for high-speed flash analog-to-digital converters [J]. INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 250 - 253
- [2] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters [J]. ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 475 - +
- [3] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters [J]. PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING, 2009, : 225 - +
- [4] Fully differential CMOS current memory cell for analog-to-digital converters [J]. ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 291 - 294
- [5] A distortion model for pipeline Analog-to-Digital converters [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3387 - 3390
- [6] Capacitive Dynamic Comparator with Low Kickback Noise for Pipeline ADC [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
- [8] Power Optimization in Pipeline Analog-to-Digital Converters [J]. 2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
- [9] A high-speed high-resolution latch comparator for pipeline analog-to-digital converters [J]. 2007 INTERNATIONAL WORKSHOP ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION, 2007, : 28 - +