3D die-stacked DRAM thermal management via task allocation and core pipeline control

被引:4
|
作者
Yoon, Changho [1 ]
Shim, Jae Hoon [1 ]
Moon, Byungin [1 ]
Kong, Joonho [1 ]
机构
[1] Kyungpook Natl Univ, Coll IT Engn, Sch Elect Engn, 80 Daehak Ro, Daegu, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 03期
基金
新加坡国家研究基金会;
关键词
3D stacked DRAM; temperature; refresh; task allocation; pipeline control; SYSTEMS;
D O I
10.1587/elex.15.20171253
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A major hurdle to adopt 3D stacked DRAM is a thermal problem particularly when the DRAM dies are stacked above the processor dies. Exacerbated thermal problems in DRAM cause another problem which increases refresh rates to ensure data integrity of DRAM cells. In this paper, we propose two efficient techniques to address the thermal problem in 3D die-stacked DRAM by suppressing adverse thermal impacts from the processor die. Our thermal-aware task mapping technique allocates tasks to cores by considering computation-intensiveness of the workloads to minimize thermal interactions. The workload-aware core pipeline control technique adjusts pipeline widths (fetch and issue widths) of processor cores considering the workload characteristics. By adopting our proposed techniques, system-wide energy consumption is reduced by 7.6% while improving performance by 0.4% on average, thanks to the reduced pipeline widths and refresh rates. In terms of temperature, our techniques reduce the number of DRAM banks which exceed 85 degree Celsius by 92.8%, on average.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Thermal-Aware On-Line Task Allocation for 3D Multi-Core Processor Throughput Optimization
    Lung, Chiao-Ling
    Ho, Yi-Lun
    Kwai, Ding-Ming
    Chang, Shih-Chieh
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 8 - 13
  • [32] A cross layer approach for efficient thermal management in 3D stacked SoCs
    Jung, Matthias
    Weis, Christian
    Wehn, Norbert
    [J]. MICROELECTRONICS RELIABILITY, 2016, 61 : 43 - 47
  • [33] Impact of die thinning on the thermal performance of a central TSV bus in a 3D stacked circuit
    Melamed, Samson
    Imura, Fumito
    Nakagawa, Hiroshi
    Kikuchi, Katsuya
    Hagimoto, Michiya
    Matsumoto, Yukoh
    Aoyagi, Masahiro
    [J]. MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1106 - 1113
  • [34] An effective and efficient numerical method for thermal management in 3D stacked integrated circuits
    Xiao, Chengdi
    He, Hu
    Li, Junhui
    Cao, Sen
    Zhu, Wenhui
    [J]. APPLIED THERMAL ENGINEERING, 2017, 121 : 200 - 209
  • [35] Thermal Management of 3D Stacked Dies with Air Convection and Water Cooling Methods
    Qiu, Delong
    Cao, Liqiang
    Wu, Xiaomeng
    Hou, Fengze
    Zhang, Jing
    Wang, Qidong
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 839 - 844
  • [36] Investigation on the effect of multiple parameters towards thermal management in 3D Stacked ICs
    Xiao, Chengdi
    He, Hu
    Li, Junhui
    Wang, Yan
    Zhu, Wenhui
    [J]. 2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 514 - 519
  • [37] Thermal Management and Processing Optimization for 3D Multi-layer Stacked ICs
    Lofrano, Melina
    Cherman, Vladimir
    Gerets, Carine
    Bex, Pieter
    Beyne, Eric
    [J]. 2019 25TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC 2019), 2019,
  • [38] Thermal Design Space Exploration of 3D Die Stacked Multi-core Processors Using Geospatial-Based Predictive Models
    Cho, Chang-Burm
    Zhang, Wangyuan
    Li, Tao
    [J]. COMPUTER PERFORMANCE EVALUATION AND BENCHMARKING, PROCEEDINGS, 2009, 5419 : 102 - 120
  • [39] Thermal via allocation for 3D ICs considering temporally and spatially variant thermal power
    Yu, Hao
    Shi, Yiyu
    He, Lei
    Karnik, Tanay
    [J]. ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 156 - 161
  • [40] NeuroCool: Dynamic Thermal Management of 3D DRAM for Deep Neural Networks through Customized Prefetching
    Pandey, Shailja
    Siddhu, Lokesh
    Panda, Preeti Ranjan
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (01)