Design of CIC based decimation filter structure using FPGA for WiMAX applications

被引:1
|
作者
Jayaprakasan, V [1 ]
Vijayakumar, S. [2 ]
Naishadhkumar, Pandya Vyomal [1 ]
机构
[1] Sreenidhi Inst Sci & Technol Autonomous, Dept ECE, Hyderabad 501301, Telengana, India
[2] Sreenivasa Inst Technol & Management Studies Auto, Dept ECE, Chittoor 517127, Andhra Pradesh, India
来源
IEICE ELECTRONICS EXPRESS | 2019年 / 16卷 / 07期
关键词
CIC filter; decimation; FPGA; WiMAX; zeros-distribution;
D O I
10.1587/elex.16.20190074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper focuses on the efficient design and FPGA realization of CIC based decimation filter structure for WiMAX application. This structure reduces the sampling rate at each section and lower the power consumption in each section with improved magnitude response. The magnitude responses and device utilization of the filter with different combinations considering different stages are estimated and compared with the existing structures. MATLAB Simulink environment is used for design and Xilinx Virtex-V XC5VLX110T-3ff1136 FPGA is utilized for implementation. It is observed from the results that the passband droop and stopband characteristics of this filter structure are improved when the decimation factor of first section is less compared to second section (M1 < M2). On the other hand power consumption of the filter is less when the decimation factor of first section is high compared with second section (M1 > M2). The results show that the passband droop improvement is about 38% and stopband attenuation improvement is of 33% for the decimation factor M = 8.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [41] Multi-rate sampling design based on polyphase decomposition of decimation filter
    Bu, Xiang-Yuan
    Fang, Jin-Hui
    Fan, Xing-Yu
    Wang, Ke
    Bu, X.-Y. (bxy@bit.edu.cn), 1600, Beijing Institute of Technology (34): : 187 - 191
  • [42] An optimum FIR filter implementation for color signal decimation in SD-DVCR system using FPGA
    Kim, SH
    Park, HS
    Ro, SY
    Lim, YT
    Park, GC
    Kim, KD
    INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 1997 DIGEST OF TECHNICAL PAPERS, 1997, : 234 - 235
  • [43] Design of a microstrip diplexer with a novel structure for WiMAX and wireless applications
    Noori, Leila
    Rezaei, Abbas
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 77 : 18 - 22
  • [44] FPGA based Filter Architecture for Image Processing Applications
    Saranya, C.
    Kaviya, R.
    Keerthana, A. K.
    Abishek, M.
    2024 4TH INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING AND SOCIAL NETWORKING, ICPCSN 2024, 2024, : 231 - 235
  • [45] Design and FPGA Implementation of an improved structure of digital matched filter
    Tan, Xiao-Heng
    Yang, Li-Li
    Zhang, Mao
    Chongqing Daxue Xuebao/Journal of Chongqing University, 2010, 33 (04): : 109 - 114
  • [46] Design of a programmable digital IIR filter based on FPGA
    Islam, Sheikh Md. Rabiul
    Sarker, Robin
    Saha, Shumit
    Uddin, A. F. M. Nokib
    2012 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2012, : 716 - 721
  • [47] Design and implementation of FIR digital filter based on FPGA
    Song Zhuo-da
    Wang Zhi-qian
    Li Jian-rong
    Shen Cheng-wu
    Liu Shao-jin
    CHINESE JOURNAL OF LIQUID CRYSTALS AND DISPLAYS, 2020, 35 (10) : 1073 - 1078
  • [48] Design of Reconfigurable FIR Filter System Based on FPGA
    Xu Guo-sheng
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4669 - 4674
  • [49] The optimized design of FIR digital filter based on FPGA
    Zhang, Hongwei
    Duan, Xinwen
    MATERIAL SCIENCE, CIVIL ENGINEERING AND ARCHITECTURE SCIENCE, MECHANICAL ENGINEERING AND MANUFACTURING TECHNOLOGY II, 2014, 651-653 : 916 - 919
  • [50] Dynamically Reconfigurable FIR Filter Design Based on FPGA
    Zhao, Guangquan
    Ge, Qiangqiang
    Zhang, Yigang
    2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2015, : 1631 - 1635