Stack-Transistor Based Differential 8T SRAM Cell for Embedded Memory Applications

被引:0
|
作者
Cheng, Weijie [1 ]
Zhou, Baolong [1 ]
Zheng, Huarong [1 ]
Chung, Yeonbae [1 ]
机构
[1] Kyungpook Natl Univ, Sch Elect Engn, Taegu, South Korea
关键词
SRAM; embedded memory; 8T cell; data stability;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we present a novel 8T SRAM cell that enhances the stability of built-in data storage elements. During a read operation, the proposed cell suppresses a noise-vulnerable '0' node rising, and hence exhibiting near-ideal butterfly curve essential for robust SRAM bit-cell design. The cell itself bears an improved variability tolerance which gives much tight stability distribution across skewed process corners. Implementation results in a 130 nm CMOS technology show that the 8T cell achieves almost 100 % higher read stability compared to the standard 6T cell. The data write-ability and stability tolerance provided with the new cell are also verified under process and temperature variations.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] High Stable and Low Power 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [32] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    [J]. PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [33] Power and Area Efficient Approximate Heterogeneous 8T SRAM for Multimedia Applications
    Bharti, Pramod Kumar
    Surana, Neelam
    Mekie, Joycee
    [J]. 2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 139 - 144
  • [34] A Charge-Sharing based 8T SRAM In-Memory Computing for Edge DNN Acceleration
    Lee, Kyeongho
    Cheon, Sungsoo
    Jo, Joongho
    Choi, Woong
    Park, Jongsun
    [J]. 2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 739 - 744
  • [35] A Low Power 8T SRAM Cell Design technique for CNFET
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Lee, Young Jun
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 176 - +
  • [36] A Novel Column-Decoupled 8T Cell for Low-Power Differential and Domino-Based SRAM Design
    Joshi, Rajiv V.
    Kanj, Rouwaida
    Ramadurai, Vinod
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 869 - 882
  • [37] An 8T SRAM Based Digital Compute-In-Memory Macro For Multiply-And-Accumulate Accelerating
    Wang, Zilin
    Luo, Hongyang
    Peng, ZeYang
    Chao, Xingchen
    He, Yajuan
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [38] An Evaluation of 6T and 8T FinFET SRAM Cell Leakage Currents
    Turi, Michael A.
    Delgado-Frias, Jose G.
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 523 - 526
  • [39] Analysis of FinFET Based 8T SRAM Cell Using Adaptive Voltage Level Techniques
    Sharma, Joshika
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (04): : 283 - 290
  • [40] An 8T SRAM Array with Configurable Word Lines for In-Memory Computing Operation
    Zhang, Jin
    Lin, Zhiting
    Wu, Xiulong
    Peng, Chunyu
    Lu, Wenjuan
    Zhao, Qiang
    Chen, Junning
    [J]. ELECTRONICS, 2021, 10 (03) : 1 - 13