Compact circuits for combined AES encryption/decryption

被引:14
|
作者
Banik, Subhadeep [1 ]
Bogdanov, Andrey [2 ]
Regazzoni, Francesco [3 ]
机构
[1] Ecole Polytech Fed Lausanne, LASEC, Lausanne, Switzerland
[2] Tech Univ Denmark, DTU Compute, Lyngby, Denmark
[3] Univ Lugano, ALARI, Lugano, Switzerland
关键词
AES; 128; Combined encryption/decryption; Lightweight; Cryptography; Serialized implementation; HARDWARE; RIJNDAEL;
D O I
10.1007/s13389-017-0176-3
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The implementation of the AES encryption core by Moradi et al. at Eurocrypt 2011 is one of the smallest in terms of gate area. The circuit takes around 2400 gates and operates on an 8-bit datapath. However, this is an encryption-only core and unable to cater to block cipher modes like CBC and ELmD that require access to both the AES encryption and decryption modules. In this paper, we look to investigate whether the basic circuit of Moradi et al. can be tweaked to provide dual functionality of encryption and decryption (ENC/DEC) while keeping the hardware overhead as low as possible. We report two constructions of the AES circuit. The first is an 8-bit serialized implementation that provides the functionality of both encryption and decryption and occupies around 2605 GE with a latency of 226 cycles. This is a substantial improvement over the next smallest AES ENC/DEC circuit (Grain of Sand) by Feldhofer et al. which takes around 3400 gates but has a latency of over 1000 cycles for both the encryption and decryption cycles. In the second part, we optimize the above architecture to provide the dual encryption/decryption functionality in only 2227 GE and latency of 246/326 cycles for the encryption and decryption operations, respectively. We take advantage of clock gating techniques to achieve Shiftrow and Inverse Shiftrow operations in 3 cycles instead of 1. This helps us replace many of the scan flip-flops in the design with ordinary flip-flops. Furthermore, we take advantage of the fact that the Inverse Mixcolumn matrix in AES is the cube of the Forward Mixcolumn matrix. Thus by executing the Forward Mixcolumn operation three times over the state, one can achieve the functionality of Inverse Mixcolumn. This saves some more gate area as one is no longer required to have a combined implementation of the Forward and Inverse Mixcolumn circuit.
引用
收藏
页码:69 / 83
页数:15
相关论文
共 50 条
  • [1] Compact circuits for combined AES encryption/decryption
    Subhadeep Banik
    Andrey Bogdanov
    Francesco Regazzoni
    [J]. Journal of Cryptographic Engineering, 2019, 9 : 69 - 83
  • [2] A reconfigurable and compact subpipelined architecture for AES encryption and decryption
    Li, Ke
    Li, Hua
    Mund, Graeme
    [J]. EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2023, 2023 (01)
  • [3] A reconfigurable and compact subpipelined architecture for AES encryption and decryption
    Ke Li
    Hua Li
    Graeme Mund
    [J]. EURASIP Journal on Advances in Signal Processing, 2023
  • [4] Atomic-AES: A Compact Implementation of the AES Encryption/Decryption Core
    Banik, Subhadeep
    Bogdanov, Andrey
    Regazzoni, Francesco
    [J]. PROGRESS IN CRYPTOLOGY - INDOCRYPT 2016, 2016, 10095 : 173 - 190
  • [5] AES encryption and decryption standards
    Devi, Sistla Vasundhara
    Kotha, Harika Devi
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER VISION AND MACHINE LEARNING, 2019, 1228
  • [6] A new compact dual-core architecture for AES encryption and decryption
    Li, Hua
    Li, Jianzhou
    [J]. CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2008, 33 (3-4): : 209 - 213
  • [7] Efficient Implementations for AES Encryption and Decryption
    Rashmi Ramesh Rachh
    P. V. Ananda Mohan
    B. S. Anami
    [J]. Circuits, Systems, and Signal Processing, 2012, 31 : 1765 - 1785
  • [8] FPGA Implementation of AES Encryption and Decryption
    Deshpande, Ashwini M.
    Deshpande, Mangesh S.
    Kayatanavar, Devendra N.
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION, COMMUNICATION AND ENERGY CONSERVATION INCACEC 2009 VOLUME II, 2009, : 567 - 573
  • [9] Efficient Implementations for AES Encryption and Decryption
    Rachh, Rashmi Ramesh
    Mohan, P. V. Ananda
    Anami, B. S.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2012, 31 (05) : 1765 - 1785
  • [10] The Design of Compact SM4 Encryption and Decryption Circuits That Are Resistant to Bypass Attack
    Zhou, Fang
    Zhang, Benjun
    Wu, Ning
    Bu, Xiangli
    [J]. ELECTRONICS, 2020, 9 (07): : 1 - 17