Compact circuits for combined AES encryption/decryption

被引:14
|
作者
Banik, Subhadeep [1 ]
Bogdanov, Andrey [2 ]
Regazzoni, Francesco [3 ]
机构
[1] Ecole Polytech Fed Lausanne, LASEC, Lausanne, Switzerland
[2] Tech Univ Denmark, DTU Compute, Lyngby, Denmark
[3] Univ Lugano, ALARI, Lugano, Switzerland
关键词
AES; 128; Combined encryption/decryption; Lightweight; Cryptography; Serialized implementation; HARDWARE; RIJNDAEL;
D O I
10.1007/s13389-017-0176-3
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The implementation of the AES encryption core by Moradi et al. at Eurocrypt 2011 is one of the smallest in terms of gate area. The circuit takes around 2400 gates and operates on an 8-bit datapath. However, this is an encryption-only core and unable to cater to block cipher modes like CBC and ELmD that require access to both the AES encryption and decryption modules. In this paper, we look to investigate whether the basic circuit of Moradi et al. can be tweaked to provide dual functionality of encryption and decryption (ENC/DEC) while keeping the hardware overhead as low as possible. We report two constructions of the AES circuit. The first is an 8-bit serialized implementation that provides the functionality of both encryption and decryption and occupies around 2605 GE with a latency of 226 cycles. This is a substantial improvement over the next smallest AES ENC/DEC circuit (Grain of Sand) by Feldhofer et al. which takes around 3400 gates but has a latency of over 1000 cycles for both the encryption and decryption cycles. In the second part, we optimize the above architecture to provide the dual encryption/decryption functionality in only 2227 GE and latency of 246/326 cycles for the encryption and decryption operations, respectively. We take advantage of clock gating techniques to achieve Shiftrow and Inverse Shiftrow operations in 3 cycles instead of 1. This helps us replace many of the scan flip-flops in the design with ordinary flip-flops. Furthermore, we take advantage of the fact that the Inverse Mixcolumn matrix in AES is the cube of the Forward Mixcolumn matrix. Thus by executing the Forward Mixcolumn operation three times over the state, one can achieve the functionality of Inverse Mixcolumn. This saves some more gate area as one is no longer required to have a combined implementation of the Forward and Inverse Mixcolumn circuit.
引用
收藏
页码:69 / 83
页数:15
相关论文
共 50 条
  • [31] AES Encryption and Decryption Algorithm for High-Speed Design FPGA-Based
    Zhou Yong-hong
    Shao Jin-xiang
    Xiao Shun-wen
    Tang Zheng-ming
    [J]. NATIONAL CONFERENCE OF HIGHER VOCATIONAL AND TECHNICAL EDUCATION ON COMPUTER INFORMATION, 2010, : 266 - +
  • [32] XPACK - FOR ENCRYPTION AND DECRYPTION
    ROCKEFELLER, B
    [J]. ELECTRONIC LIBRARY, 1987, 5 (02): : 82 - 82
  • [33] FSPAlgorithm for Encryption/Decryption
    Kalaichelvi, V.
    Chandrasekaran, R. M.
    [J]. ICCN: 2008 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING, 2008, : 695 - +
  • [34] A high performance ST-Box based unified AES encryption/decryption architecture on FPGA
    Kundi, D. -S.
    Aziz, Arshad
    Ikram, Nassar
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 41 : 37 - 46
  • [35] A novel round function architecture for AES encryption/decryption utilizing look-up table
    Wang, JF
    Chang, SW
    Lin, PC
    [J]. 37TH ANNUAL 2003 INTERNATIONAL CARNAHAN CONFERENCE ON SECURITY TECHNOLOGY, PROCEEDINGS, 2003, : 132 - 136
  • [36] Interleaved-bitslice AES encryption and decryption with massive-parallel mobile embedded processor
    Kumaki, Takeshi
    Fujino, Takeshi
    Koide, Tetsushi
    [J]. 2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 359 - 362
  • [37] Design of High Speed AES System for Efficient Data Encryption and Decryption System using FPGA
    Kumar, Santhosh R.
    Shashidhar, R.
    Mahalingaswamy, A. M.
    Kumar, Praveen M. S.
    Roopa, M.
    [J]. 2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1279 - 1282
  • [38] An alternative approach to design encryption and decryption circuits using reflective semiconductor optical amplifier
    Bosu, Surajit
    Bhattacharjee, Baibaswata
    [J]. JOURNAL OF OPTICS-INDIA, 2024,
  • [39] A Smart Trojan Circuit and Smart Attack Method in AES Encryption Circuits
    Yoshimura, Masayoshi
    Ogita, Amy
    Hosokawa, Toshinori
    [J]. PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 278 - 283
  • [40] Encryption and decryption of tissue factor
    Chen, V. M.
    Hogg, P. J.
    [J]. JOURNAL OF THROMBOSIS AND HAEMOSTASIS, 2013, 11 : 277 - 284