MOS C-V characterization of ultrathin gate oxide thickness (1.3-1.8 nm)

被引:60
|
作者
Choi, CH [1 ]
Goo, JS
Oh, TY
Yu, ZP
Dutton, RW
Bayoumi, A
Cao, M
Vande Voorde, P
Vook, D
Diaz, CH
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] HP Co, HP Lab, ULSI Lab, Palo Alto, CA 94303 USA
[3] Taiwan Semicond Mfg Co, Hsinchu, Taiwan
基金
美国国家科学基金会;
关键词
device simulation; MOS C-V modeling; quantum mechanical corrections; SPICE; ultrathin gate oxide;
D O I
10.1109/55.767102
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An equivalent circuit approach to MOS capacitance-voltage (C-V) modeling of ultrathin gate oxides (1.3-1.8 nm) is proposed, Capacitance simulation including polysilicon depletion is based on quantum mechanical (QM) corrections implemented in a two-dimensional (2-D) device simulator; tunneling current is calculated using a one-dimensional (1-D) Green's function solver, The sharp decrease in capacitance observed for gate oxides below 2.0 nm in both accumulation and inversion is modeled using distributed voltage-controlled RC networks. The imaginary components of small-signal input admittance obtained from AC network analysis agree well with measured capacitance.
引用
收藏
页码:292 / 294
页数:3
相关论文
共 50 条
  • [1] A physically based compact gate C-V model for ultrathin (EOT∼1 nm and below) gate dielectric MOS devices
    Li, F
    Mudanai, S
    Register, LF
    Banerjee, SK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (06) : 1148 - 1158
  • [2] Extraction of gate oxide thickness from C-V measurements
    Widdershoven, FP
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 271 - 275
  • [3] Effects of oxide thickness and temperature on dispersions in InGaAs MOS C-V characteristics
    Chen, Han-Ping
    Ahn, Jaesoo
    McIntyre, Paul C.
    Taur, Yuan
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2014, 32 (03):
  • [4] Characterization of SOI Film Thickness, Oxide Thickness and Charges with C-V Measurement
    Joseph, Ke Kian Seng
    Lik, Tan Chan
    Huat, Niew Soon
    2018 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2018), 2018, : 234 - 237
  • [5] C-V and I-V characteristics of ultrathin-oxide MOS structures: Identification and analysis
    Zhdan A.G.
    Chucheva G.V.
    Naryshkina V.G.
    Russian Microelectronics, 2007, 36 (3) : 139 - 147
  • [6] Influence of quantum effects on the determination of gate oxide thickness from C-V measurements
    Dmowski, K.
    Halimaoui, A.
    Journal of Non-Crystalline Solids, 1997, 216 : 185 - 191
  • [7] The influence of quantum effects on the determination of gate oxide thickness from C-V measurements
    Dmowski, K
    Halimaoui, A
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1997, 216 : 185 - 191
  • [8] Modeling effects of interface trap states on the gate c-v characteristics of MOS devices with ultrathin high-κ gate dielectrics
    Satter, Md. M.
    Haque, A.
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 157 - +
  • [9] MOS transistors characterization by split C-V method
    Mileusnic, S
    Zivanov, M
    Habas, P
    2001 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOL 1 & 2, PROCEEDINGS, 2001, : 503 - 506
  • [10] C-V characterization of MOS capacitors in SOI structures
    Rustagi, SC
    Mohsen, ZO
    Chandra, S
    Chand, A
    SOLID-STATE ELECTRONICS, 1996, 39 (06) : 841 - 849