Low-cost scan-based delay testing of latch-based circuits with time borrowing

被引:0
|
作者
Chung, Kun Young [1 ]
Gupta, Sandeep K. [1 ]
机构
[1] Univ Southern Callif, Los Angeles, CA 90089 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Classical test approaches typically provide abysmally low path delay fault coverage for high-speed latch-based circuits where time borrowing may occur. Furthermore, none of the classical design-for-testability (DFT) approaches can be used to improve coverage. In [1] we proposed the first structural testing approach that can provide high robust path delay fault coverage for such circuits. However, that approach suffered from high DFT overheads since it required a fully-reconfigurable scan circuitry. In this paper we propose an approach that can provide even higher path delay fault coverage for such circuits using dramatically fewer scan configurations. The proposed test generation approach can also provide high path delay fault coverage under any given set of scan chain configurations. We demonstrate the benefits of the proposed approach via extensive experiments.
引用
收藏
页码:8 / +
页数:2
相关论文
共 50 条
  • [21] Functional constraints vs. test compression in scan-based delay testing
    Polian, Ilia
    Fujiwara, Hideo
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1038 - +
  • [22] Efficient Partial Scan Cell Gating for Low-Power Scan-Based Testing
    Kavousianos, Xrysovalantis
    Bakalis, Dimitris
    Nikolos, Dimitris
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (02)
  • [23] Low Cost Test Pattern Generation in Scan-Based BIST Schemes
    Zhang, Guohe
    Yuan, Ye
    Liang, Feng
    Wei, Sufen
    Yang, Cheng-Fu
    ELECTRONICS, 2019, 8 (03)
  • [24] Scan Cell Reordering Algorithm for Low Power Consumption during Scan-Based Testing
    Kang, Wooheon
    Lim, Hyunyul
    Kang, Sungho
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 300 - 301
  • [25] Optimal Register Assignment with Minimum-Delay Compensation for Latch-Based Design
    Inoue, Keisuke
    Kaneko, Mineo
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 887 - 890
  • [26] Soft error hardened latch scheme for enhanced scan based delay fault testing
    Ikedai, Takashi
    Namba, Kazuteru
    Ito, Hideo
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 282 - 290
  • [27] Experiences in deep sub-micron scan-based at-speed delay testing
    Lee, Jih-Nung
    Yeh, Ta-Chia
    Wu, Chi-Feng
    Hwang, Shih-Arn
    Lee, Chao-Cheng
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 18 - +
  • [28] A scan-based delay test method for reduction of overtesting
    Liu, Hui
    Li, Huawel
    Hui, Yu
    Li, Xiaowei
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 521 - 526
  • [29] A Low-Area and Short-Time Scan-Based Embedded Delay Measurement Using Signature Registers
    Katoh, Kentaroh
    Namba, Kazuteru
    Ito, Hideo
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 311 - 314
  • [30] Efficient scan-based BIST scheme for low power testing of VLSI chips
    Shah, Malav
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 376 - 381