Current Profile Generated by Gating Logic Reduces Power Supply Noise of Integrated CPU Chip

被引:4
|
作者
Majumder, Alak [1 ]
Bhattacharjee, Pritam [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, VLSI Design Lab, Yupia 791112, Arunachal Prade, India
关键词
power supply noise; simultaneous switching noise; ground bound noise; clock gating; LECTOR;
D O I
10.1109/iNIS.2017.53
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the continuous advent of CMOS, process technologies is extending threat to the noise immune capability of CMOS circuits and the power consumed by them. In present day scenario, though there are a lot of techniques that exist for power reduction, the study of power-supply noise (PSN) based on those techniques is almost unattended in literature. Modern clock gating is one of the best techniques to reduce dynamic and static power dissipation by curbing down the switching activity of the operating clock as well as blocking the direct path between the power lines during logic transition. Therefore, in this paper, we have incorporated gating logic to offer solution to PSN occurrence in CMOS circuits by controlling di/dt, which is generated by the linear current ramp of present day high performance CPU. It is witnessed that, the gated architectures generate very less di/dt with respect to their non-gated counterpart, resulting a noted amount of reduction in PSN.
引用
收藏
页码:224 / 228
页数:5
相关论文
共 50 条
  • [21] On-Chip Sensor Network for Efficient Management of Power Gating-Induced Power/Ground Noise in Multiprocessor System on Chip
    Liu, Weichen
    Wang, Yu
    Wang, Xuan
    Xu, Jiang
    Yang, Huazhong
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2013, 24 (04) : 767 - 777
  • [22] An on-chip noise canceller with high voltage supply lines for nanosecond-range power supply noise
    Nakamura, Yasumi
    Takamiya, Makoto
    Sakurai, Takayasu
    [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 124 - 125
  • [23] An On-Chip Noise Canceller with High Voltage Supply Lines for Nanosecond-Range Power Supply Noise
    Nakamura, Yasumi
    Takamiya, Makoto
    Sakurai, Takayasu
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (04): : 468 - 474
  • [24] On-chip real-time power supply noise detector
    Sehgal, Anuja
    Song, Peilin
    Jenkins, Keith A.
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 380 - +
  • [25] An On-Chip Continuous Time Power Supply Noise Monitoring Technique
    Bando, Yoji
    Takaya, Satoshi
    Nagata, Makoto
    [J]. 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 97 - 100
  • [26] Efficient and accurate modeling of power supply noise on distributed on-chip power networks
    Zheng, LR
    Li, BX
    Tenhunen, H
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 513 - 516
  • [27] Power Supply Noise Evaluation with On-chip Noise Monitoring for Various Decoupling Schemes of SiP
    Okumura, Takafumi
    Oizono, Yoshiaki
    Nabeshima, Yoshitaka
    Sudo, Toshio
    [J]. 2010 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGE & SYSTEMS SYMPOSIUM, 2010,
  • [28] Analysis of power supply noise attenuation in a PTAT current source
    Giustolisi, G
    Palumbo, G
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 561 - 564
  • [29] Circuit design techniques for on-chip power supply noise monitoring system
    Chen, H
    Hsu, L
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 704 - 713
  • [30] Minimizing Power Supply Noise Through Harmonic Mappings in Networks-on-Chip
    Dahir, Nizar
    Mak, Terrence
    Xia, Fei
    Yakovlev, Alex
    [J]. CODES+ISSS'12:PROCEEDINGS OF THE TENTH ACM INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE-CODESIGN AND SYSTEM SYNTHESIS, 2012, : 113 - 122