A current sensing completion detection method for asynchronous pipelines operating in the sub-threshold regime

被引:6
|
作者
Akgun, Omer Can [1 ]
Guerkaynak, Frank K. [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Swiss Fed Inst Technol EPFL, Microelect Syst Lab LSM, CH-1015 Lausanne, Switzerland
关键词
sub-threshold; asynchronous; CMOS logic; completion detection; current sensing; LOW-POWER;
D O I
10.1002/cta.540
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital circuits operating in the sub-threshold regime are able to perform minimum energy operation at a given delay. In the sub-threshold regime the circuit delay, and hence, the leakage energy consumption depend on the supply voltage exponentially. By reducing the idle time of the circuit, the energy-minimum supply voltage can be reduced, resulting in lower energy consumption. This paper first presents an energy model for comparing synchronous and asynchronous sub-threshold operation. After the presentation of the model, design and simulation results of a novel current sensing based completion detection circuit that is applicable to coarse-grained single-rail asynchronous pipelines working in the sub-threshold regime is shown. The system works by sensing the changes in the current consumption of static CMOS combinational blocks and generates completion signals delayed in proportion to the computation taking place. The method is applied as a proof of concept to the operation of a static CMOS 16-bit adder logic block that has been designed using conventional EDA tools for a 0.18 mu m CMOS process. When operating with a supply voltage of 220 mV, speed improvements of up to 19.3% have been observed in the operation of the circuit. If the system is operated at the asynchronous energy-minimum supply voltage, an energy consumption reduction of 17% can be realized for the same computation load. Copyright (C) 2008 John Wiley & Sons, Ltd.
引用
收藏
页码:203 / 220
页数:18
相关论文
共 50 条
  • [31] A noise tolerant cache design to reduce gate and sub-threshold leakage in the nanometer regime
    Agarwal, A
    Roy, K
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 18 - 21
  • [32] Design and Implementation of Adiabatic Multiplier in Sub-threshold Regime for Ultra low Power Application
    Chanda, Manash
    Basak, Jeet
    Sinha, Diptansu
    Ganguli, Tanushree
    Sarkar, Chandan K.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1927 - 1931
  • [33] Design and ASIC Implementation of Column Compression Wallace/Dadda Multiplier in Sub-Threshold Regime
    Gupta, Priya
    Gupta, Anu
    Samnani, Divya
    Asati, Abhijit
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 680 - 683
  • [34] 150mV Sub-Threshold Asynchronous Multiplier for Low-Power Sensor Applications
    Crop, Joseph
    Fairbanks, Scott
    Pawlowski, Robert
    Chiang, Patrick
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 254 - 257
  • [35] Perfect Detection of Spikes in the Linear Sub-threshold Dynamics of Point Neurons
    Krishnan, Jeyashree
    Mana, PierGianLuca Porta
    Helias, Moritz
    Diesmann, Markus
    Di Napoli, Edoardo
    FRONTIERS IN NEUROINFORMATICS, 2018, 11
  • [36] 20nA Sub-threshold biased CMOS Reference Current Source
    Yadav, Chetali
    Prasad, Sunita
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [37] Modeling Sub-Threshold Current-Voltage Characteristics in Thin Film Transistors
    Lee, Sungsik
    Jeon, Sanghun
    Nathan, Arokia
    JOURNAL OF DISPLAY TECHNOLOGY, 2013, 9 (11): : 883 - 889
  • [38] Leakage Current Minimisation and Power Reduction Techniques using Sub-threshold Design
    Tsague, Hippolyte Djonon
    Twala, Bhekisipho
    INTERNATIONAL CONFERENCE ON INFORMATION SOCIETY (I-SOCIETY 2015), 2015, : 146 - 150
  • [39] Current-sensing device for completion detection
    Mohammadi, S
    Devos, F
    Dulac, D
    Merigot, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 85 (03) : 337 - 344
  • [40] Sub-threshold current in organic thin film transistors: Influence of the transistor layout
    Simonetti, Olivier
    Giraudet, Louis
    ORGANIC ELECTRONICS, 2013, 14 (03) : 909 - 914