Design and ASIC Implementation of Column Compression Wallace/Dadda Multiplier in Sub-Threshold Regime

被引:0
|
作者
Gupta, Priya [1 ]
Gupta, Anu [1 ]
Samnani, Divya [1 ]
Asati, Abhijit [1 ]
机构
[1] BITS Pilani, Pilani, Rajasthan, India
关键词
Sub-threshold Regime; Wallace; Dadda; Han-Carlson Adder; Ripple carry Adder;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the design and comparative analysis is done in between the most well-known column compression multipliers by Wallace [5] and Dadda [6] in sub-threshold regime. In order to reduce the hardware which ultimately reduces an area and power, energy efficient basic modules AND gates, half adders, full adders and partial product generate units have been analyzed. At the last stage ripple carry adder (RCA) and Han-Carlson adder are used to implement Wallace and Dadda multiplier. The performance metrics considered for the analysis of the adders are: power, delay and PDP. Simulation studies are carried out for 8x8 input data width. The proposed circuits show an energy efficient agreement with Spectre simulations using 45nm CMOS technology at 0.4V supply voltage. The proposed Wallace/Dadda multipliers using Han-Carlson adder (HCA) outperform its counterparts exhibiting low power consumption and lesser propagation delay as compared to Wallace/Dadda multipliers using RCA operated in the subthreshold region.
引用
收藏
页码:680 / 683
页数:4
相关论文
共 50 条
  • [1] Design and Implementation of Adiabatic Multiplier in Sub-threshold Regime for Ultra low Power Application
    Chanda, Manash
    Basak, Jeet
    Sinha, Diptansu
    Ganguli, Tanushree
    Sarkar, Chandan K.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1927 - 1931
  • [2] Design and Implementation of a Sub-threshold BFSK Transmitter
    Paul, Suganth
    Garg, Rajesh
    Khatri, Sunil P.
    Vaidya, Sheila
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 664 - +
  • [3] NOVEL COMPRESSORS IN THE SUB-THRESHOLD REGIME
    Jawa, Himani
    Gupta, Kirti
    2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 424 - 427
  • [4] Sub-Threshold Design and Architectural Choices
    Piguet, Christian
    Pons, Marc
    Severac, Daniel
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 481 - 484
  • [5] A noise tolerant cache design to reduce gate and sub-threshold leakage in the nanometer regime
    Agarwal, A
    Roy, K
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 18 - 21
  • [6] Dual-Threshold Design of Sub-threshold Circuits
    Yao, Jia
    Agrawal, Vishwani D.
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [7] Analysis of Noise Margin of CMOS Inverter in Sub-Threshold Regime
    Chakraborty, Aananda Sankar
    Chanda, Manash
    Sarkar, Chandan Kumar
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [8] MAXIMIZATION OF THE OLFACTORY RECEPTOR NEURON SELECTIVITY IN THE SUB-THRESHOLD REGIME
    Vidybida, O. K.
    UKRAINIAN JOURNAL OF PHYSICS, 2023, 68 (04): : 266 - 273
  • [9] Sub-threshold neuronal activity and the dynamical regime of cerebral cortex
    Amsalem, Oren
    Inagaki, Hidehiko
    Yu, Jianing
    Svoboda, Karel
    Darshan, Ran
    NATURE COMMUNICATIONS, 2024, 15 (01)
  • [10] Implementation of Low Power FIR filter using Sub-Threshold Boost Logic Design
    Pandharpurkar, Nishant Govindrao
    Sharma, Antriksh
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1555 - 1558