Comparative Analysis of Mixed CNTs and MWCNTs as VLSI Interconnects for Deep Sub-micron Technology Nodes

被引:9
|
作者
Sandha, Karmjit Singh [1 ]
Thakur, Arvind [1 ]
机构
[1] Thapar Inst Engn & Technol, Patiala 147001, Punjab, India
关键词
Mixed CNT; multiconductor circuit; equivalent single-conductor circuit; propagation delay; power delay product; CARBON-NANOTUBE; PERFORMANCE ANALYSIS; MODEL;
D O I
10.1007/s11664-019-06930-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research paper presents a performance analysis of the mixed carbon nanotube (CNT) as an interconnect for very large-scale integration (VLSI) circuits at deep sub-micron (DSM) technology nodes. The mixed CNT interconnect is a combination of multiwall CNTs (MWCNTs) and single-walled CNTs (SWCNTs). Using hierarchical modeling, a multiconductor circuit model is proposed for the mixed CNT bundle at global-level interconnect lengths. Due to the insertion of SWCNTs in a MWCNT interconnect, the overall density of the conducting tubes in the proposed mixed CNT interconnect structure increases, thereby decreasing the overall resistance and inductance of the mixed CNTs. The performance of the proposed mixed CNT interconnect is estimated in terms of delay and power delay product (PDP) for different technology nodes (32nm, 22nm, and 16nm) at different interconnect lengths. For comparative analysis, a similar analysis is performed using MWCNT bundle interconnects. The comparative results show that there is reduction in the overall propagation delay and PDP for the proposed mixed CNTs compared to MWCNTs as the interconnect material for DSM technology nodes at global-level interconnect lengths.
引用
收藏
页码:2543 / 2554
页数:12
相关论文
共 50 条
  • [1] Comparative Analysis of Mixed CNTs and MWCNTs as VLSI Interconnects for Deep Sub-micron Technology Nodes
    Karmjit Singh Sandha
    Arvind Thakur
    [J]. Journal of Electronic Materials, 2019, 48 : 2543 - 2554
  • [2] Comparative Analysis of On-Chip Optical and Copper VLSI Interconnects for Deep Sub-Micron Technology Nodes
    Sandha, Karmjit Singh
    Kumar, Mahesh
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (02) : 267 - 274
  • [3] Trends of on-chip interconnects in deep sub-micron VLSI
    Antono, DD
    Inagaki, K
    Kawaguchi, H
    Sakurai, T
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 392 - 394
  • [4] Embedded tutorial revisiting VLSI interconnects in deep sub-micron: Some open questions
    Dasgupta, P
    [J]. 18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 615 - 620
  • [5] Coding for Jointly Optimizing Energy and Peak Current in Deep Sub-Micron VLSI Interconnects
    Kim, Eric P.
    Kim, Hun-Seok
    Goel, Manish
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [6] Crosstalk estimation in deep sub-micron VLSI
    Sun, LL
    Peng, R
    [J]. 2004 4th INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2004, : 891 - 894
  • [7] Deep sub-micron stud-via technology for superconductor VLSI circuits
    Tolpygo, Sergey K.
    Bolkhovsky, V.
    Weir, T.
    Johnson, L. M.
    Oliver, W. D.
    Gouker, M. A.
    [J]. 11TH EUROPEAN CONFERENCE ON APPLIED SUPERCONDUCTIVITY (EUCAS2013), PTS 1-4, 2014, 507
  • [8] Deep sub-micron stud-via technology of superconductor VLSI circuits
    Tolpygo, Sergey K.
    Bolkhovsky, V.
    Weir, T.
    Johnson, L. M.
    Oliver, W. D.
    Gouker, M. A.
    [J]. SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2014, 27 (02):
  • [9] Analysis of application of the IDDQ technique to the deep sub-micron VLSI testing
    Lu, CW
    Lee, CL
    Su, CC
    Chen, JE
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (01): : 89 - 97
  • [10] Analytic modeling of interconnects for deep sub-micron circuits
    Pamunuwa, D
    Elassaad, S
    Tenhunen, H
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 835 - 842