Comparative Analysis of Mixed CNTs and MWCNTs as VLSI Interconnects for Deep Sub-micron Technology Nodes

被引:9
|
作者
Sandha, Karmjit Singh [1 ]
Thakur, Arvind [1 ]
机构
[1] Thapar Inst Engn & Technol, Patiala 147001, Punjab, India
关键词
Mixed CNT; multiconductor circuit; equivalent single-conductor circuit; propagation delay; power delay product; CARBON-NANOTUBE; PERFORMANCE ANALYSIS; MODEL;
D O I
10.1007/s11664-019-06930-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research paper presents a performance analysis of the mixed carbon nanotube (CNT) as an interconnect for very large-scale integration (VLSI) circuits at deep sub-micron (DSM) technology nodes. The mixed CNT interconnect is a combination of multiwall CNTs (MWCNTs) and single-walled CNTs (SWCNTs). Using hierarchical modeling, a multiconductor circuit model is proposed for the mixed CNT bundle at global-level interconnect lengths. Due to the insertion of SWCNTs in a MWCNT interconnect, the overall density of the conducting tubes in the proposed mixed CNT interconnect structure increases, thereby decreasing the overall resistance and inductance of the mixed CNTs. The performance of the proposed mixed CNT interconnect is estimated in terms of delay and power delay product (PDP) for different technology nodes (32nm, 22nm, and 16nm) at different interconnect lengths. For comparative analysis, a similar analysis is performed using MWCNT bundle interconnects. The comparative results show that there is reduction in the overall propagation delay and PDP for the proposed mixed CNTs compared to MWCNTs as the interconnect material for DSM technology nodes at global-level interconnect lengths.
引用
下载
收藏
页码:2543 / 2554
页数:12
相关论文
共 50 条
  • [31] Analysis and implementation of charge recycling for deep sub-micron buses
    Sotiriadis, PP
    Konstantakopoulos, T
    Chandrakasan, A
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 364 - 369
  • [32] A deep sub-micron SRAM cell design and analysis methodology
    Kang, DW
    Kim, YB
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 858 - 861
  • [33] Analysis of deep sub-micron resolution in microsphere based imaging
    Sundaram, Vijay M.
    Wen, Sy-Bor
    APPLIED PHYSICS LETTERS, 2014, 105 (20)
  • [34] OFF Stage Leakage Analysis from Power Gating Application In Deep Sub-micron Technology
    Yong, Lee Kee
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 199 - 202
  • [35] Impact of vias on the thermal effect of deep sub-micron Cu/low-k interconnects
    Chiang, TY
    Saraswat, KC
    2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 141 - 142
  • [36] Impact of joule heating on scaling of deep sub-micron Cu/low-k interconnects
    Chiang, TY
    Shieh, B
    Saraswat, KC
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 38 - 39
  • [37] Efficient Model-Based Dummy-Fill OPC Correction Flow for Deep Sub-Micron Technology Nodes
    Hamouda, Ayman
    Salama, Mohamed
    PHOTOMASK TECHNOLOGY 2014, 2014, 9235
  • [38] Device and technology optimizations for low power design in deep sub-micron regime
    Chen, K
    Hu, CM
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 312 - 316
  • [39] Implementation of Digital Circuits at Deep Sub-Micron Level Using FinFET Technology
    Pandit, Sanika
    Adurkar, Khushboo D.
    Gaikwad, Sonali
    Bendre, Varsha
    2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [40] A case study of defects due to process marginalities in deep sub-micron technology
    Lin, Hung-Sung
    Chen, Chun-Ming
    Chen, Kuo-Hsiung
    Wang, Afung
    Chao, Ch
    MICROELECTRONICS RELIABILITY, 2007, 47 (9-11) : 1604 - 1608