On-chip learning of FPGA-inspired neural nets

被引:0
|
作者
Girau, B [1 ]
机构
[1] Inst Natl Rech Informat & Automat Lorraine, LORIA, F-54506 Vandoeuvre Les Nancy, France
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Neural networks are usually considered as naturally parallel computing models. But the number of operators and the complex connection graphs of standard neural models can not be handled by digital hardware devices. A new theoretical and practical framework allows to reconcile simple hardware topologies with complex neural architectures: Field Programmable Neural Arrays (FPNA) lead to powerful neural architectures that are easy to map onto digital hardware, thanks to a simplified topology and an original data exchange scheme. This paper focuses on a class of synchronous FPNAs, for which an efficient implementation with on-chip learning is described. Application and implementation results are rapidly discussed.
引用
收藏
页码:222 / 227
页数:6
相关论文
共 50 条
  • [1] Biologically-inspired on-chip learning in pulsed neural networks
    Lehmann, T
    Woodburn, R
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 18 (2-3) : 117 - 131
  • [2] Biologically-Inspired On-Chip Learning in Pulsed Neural Networks
    Torsten Lehmann
    Robin Woodburn
    [J]. Analog Integrated Circuits and Signal Processing, 1999, 18 : 117 - 131
  • [3] An on-chip learning neural network
    Bo, GM
    Caviglia, DD
    Valle, M
    [J]. IJCNN 2000: PROCEEDINGS OF THE IEEE-INNS-ENNS INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOL IV, 2000, : 66 - 71
  • [4] FPGA Implementation of a Recurrent Neural Fuzzy Network with On-Chip Learning for Prediction and Identification Applications
    Lin, Cheng-Jian
    Lee, Chi-Yung
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2009, 25 (02) : 575 - 589
  • [5] An expandable on-chip BP learning neural network chip
    Lu, C
    Shi, BX
    Chen, L
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (05) : 331 - 340
  • [6] On-chip FPGA Debug Instrumentation for Machine Learning Applications
    Noronha, Daniel Holanda
    Zhao, Ruizhe
    Goeders, Jeff
    Luk, Wayne
    Wilton, Steven J. E.
    [J]. PROCEEDINGS OF THE 2019 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA'19), 2019, : 110 - 115
  • [7] Implementing The On-Chip Backpropagation Learning Algorithm On FPGA Architecture
    Huan Minh Vo
    [J]. 2017 INTERNATIONAL CONFERENCE ON SYSTEM SCIENCE AND ENGINEERING (ICSSE), 2017, : 538 - 541
  • [8] The CMOS design of robust neural chip with the on-chip learning capability
    Wu, CY
    Liu, RY
    Jou, IC
    ShyhJYE, FJ
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 3, 1996, : 426 - 429
  • [9] On-chip visual perception of motion:: A bio-inspired connectionist model on FPGA
    Torres-Huitzil, C
    Girau, B
    Castellanos-Sánchez, C
    [J]. NEURAL NETWORKS, 2005, 18 (5-6) : 557 - 565
  • [10] On-chip learning in pulsed silicon neural networks
    Lehmann, T
    Woodburn, R
    Murray, AF
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 693 - 696