共 50 条
- [31] A 4.8 ps root-mean-square resolution time-to-digital converter implemented in a 20 nm Cyclone-10 GX field-programmable gate array [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2022, 93 (08):
- [33] A High-Resolution Pipeline Time-to-Digital Converter in 0.18μm CMOS Technology [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 624 - 627
- [34] A New High-resolution, Temperature-compensated Cyclic Time-to-Digital Converter [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 82 - 85
- [35] A high-resolution stochastic time-to-digital converter with edge-interchange scheme [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (09):
- [36] Implementation of high-resolution time-to-digital converter in 8-bit microcontrollers [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):
- [38] High Resolution Time-to-digital Converter for PET Imaging [J]. PROCEEDINGS OF 2020 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMMUNICATION AND COMPUTER ENGINEERING (ITCE), 2020, : 295 - 298
- [39] Design of a high-precision time-to-digital converter in an Elitestek Ti60 field-programmable-gate-array [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2024, 95 (08):
- [40] A Pipeline Time-to-Digital Converter with a Programmable Time Amplifier [J]. 2018 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE 2018), 2018, : 372 - 375