A high-resolution time-to-digital converter implemented in field-programmable-gate-arrays

被引:187
|
作者
Song, J [1 ]
An, Q [1 ]
Liu, SB [1 ]
机构
[1] Univ Sci & Technol China, Dept Modern Phys, Fast Elect Lab, Hefei 230026, Peoples R China
基金
中国国家自然科学基金;
关键词
field programmable gate arrays (FPGAs); time-to-digital converter (TDC); time measurement; code density test;
D O I
10.1109/TNS.2006.869820
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-resolution time-to-digital converter (TDC) implemented in a general purpose field-programmable-gate-array (FPGA) is presented. Dedicated carry lines of an FPGA are used as delay cells to perform time interpolation within the system clock period and to realize the fine time measurement. Two Gray-code counters, working on in-phase and out-of-phase system clocks respectively, are designed to get the stable value of the coarse time measurement. The fine time code and the coarse time counter value, along with the channel identifier, are then written into a first-in first-out (FIFO) buffer. Tests have been done to verify the performance of the TDC. The resolution after calibration can reach 50 ps.
引用
收藏
页码:236 / 241
页数:6
相关论文
共 50 条
  • [31] A 4.8 ps root-mean-square resolution time-to-digital converter implemented in a 20 nm Cyclone-10 GX field-programmable gate array
    Yu, Xin
    Xia, Haojie
    Li, Weishi
    Zhang, Jin
    Chang, Songtao
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2022, 93 (08):
  • [32] High-resolution time-to-digital converter utilising fractional difference conversion scheme
    Xing, N.
    Shin, W. -Y.
    Jeong, D. -K.
    Kim, S.
    [J]. ELECTRONICS LETTERS, 2010, 46 (06) : 398 - U32
  • [33] A High-Resolution Pipeline Time-to-Digital Converter in 0.18μm CMOS Technology
    Wang, Yongsheng
    Ye, Qiao
    Zhao, Han
    Liu, Xiaowei
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 624 - 627
  • [34] A New High-resolution, Temperature-compensated Cyclic Time-to-Digital Converter
    Wu, Sau-Mou
    Li, Min-Hau
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 82 - 85
  • [35] A high-resolution stochastic time-to-digital converter with edge-interchange scheme
    Wang, Zixuan
    Wu, Jianhui
    Ji, Xincun
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (09):
  • [36] Implementation of high-resolution time-to-digital converter in 8-bit microcontrollers
    Bengtsson, Lars E.
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):
  • [37] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [38] High Resolution Time-to-digital Converter for PET Imaging
    Abdallah, Nourhan Gamal
    Rashdan, Mostafa
    Khalaf, Ashraf A. M.
    [J]. PROCEEDINGS OF 2020 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMMUNICATION AND COMPUTER ENGINEERING (ITCE), 2020, : 295 - 298
  • [39] Design of a high-precision time-to-digital converter in an Elitestek Ti60 field-programmable-gate-array
    He, Zongwu
    Wen, Xincheng
    Wang, Jian
    Ma, Qingli
    Yin, Zejie
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2024, 95 (08):
  • [40] A Pipeline Time-to-Digital Converter with a Programmable Time Amplifier
    Wang, Zixuan
    Xu, Hao
    Ding, Hao
    Xia, Xiaojuan
    Ji, Xincun
    Hu, Shanwen
    Guo, Yufeng
    Wang, Rong
    He, Haihang
    [J]. 2018 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE 2018), 2018, : 372 - 375