Reduced carrier PWM scheme with unified logical expressions for reduced switch count multilevel inverters

被引:8
|
作者
Vemuganti, Hari Priya [1 ]
Sreenivasarao, Dharmavarapu [1 ]
Kumar, Ganjikunta Siva [1 ]
Spandana, Appikonda Sai [2 ]
机构
[1] Natl Inst Technol, Dept Elect Engn, Warangal, Andhra Pradesh, India
[2] ALSTOM Transport India Ltd, New Delhi, India
关键词
PWM invertors; logic circuits; harmonic distortion; network topology; modified reduced carrier PWM scheme; unified logical expressions; reduced switch count multilevel inverters topologies; asymmetrical RSC-MLI topologies; circuit configuration; modified switching logic; inverter switching states; logical expressions; topological arrangement; total harmonic distortion; line-voltage THD; CONVERTER TOPOLOGY; SERIES CONNECTION; NUMBER; UNITS; COMPONENTS; REDUCTION; DESIGN;
D O I
10.1049/iet-pel.2017.0586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The significant reduction in switch count of symmetrical/asymmetrical reduced switch count multilevel inverters (RSC-MLI) topologies has modified the operation of inverter such that the conventional carrier-based pulse width modulation (PWM) schemes such as level-shifted PWM and phase-shifted PWM can no more realise them. To control these RSC-MLI topologies, reduced carrier PWM schemes with modified switching logic gained more prominence. These schemes involve suitable logical expressions to realise the switching states of the inverter. However, these logical expressions vary with topological arrangement and number of levels. Moreover, these schemes produce high total harmonic distortion (THD) in line-voltages. Therefore, to improve the line-voltage THD and generalise the switching logic, a modified reduced carrier PWM scheme with unified logical expressions is presented here. The proposed PWM scheme is directly valid for any topology and can be easily scalable to any number of levels in the inverters. To validate the implementation of the proposed PWM to control any RSC-MLI, experimental studies of various asymmetrical RSC-MLI topologies with the proposed PWM scheme are carried out. Further, to verify the superiority of the proposed scheme in terms of THD, complexity, scalability, and computation burden, its performance is compared with carrier-based PWM schemes reported in the literature.
引用
收藏
页码:912 / 921
页数:10
相关论文
共 50 条
  • [41] A General Space Vector PWM Scheme for Multilevel Inverters
    Chen, Fa
    Qiao, Wei
    2016 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2016,
  • [42] A Novel Space Vector PWM Scheme for Multilevel Inverters
    Mohamed, Aneesh A. S.
    Baiju, M. R.
    APEC: 2009 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1- 4, 2009, : 671 - 676
  • [43] Comparison of reduced part count multilevel inverters (RPC-MLIs) for integration to the grid
    Agrawal, Rekha
    Jain, Shailendra
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2017, 84 : 214 - 224
  • [44] New Hybrid Multilevel Inverter Topology with Reduced Switch Count Using Carrier Based Pulse Width Modulation Technique
    Prabaharan, N.
    Fathima, Hina A.
    Palanisamy, K.
    2015 IEEE CONFERENCE ON ENERGY CONVERSION (CENCON), 2015, : 176 - 180
  • [45] A bidirectional diode containing multilevel inverter topology with reduced switch count and driver
    Hosseinpour, Majid
    Seifi, Ali
    Rahimian, Mohmad Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (10) : 1766 - 1785
  • [46] New Symmetric Extendable Type Multilevel Inverter Topology With Reduced Switch Count
    Thiyagarajan, V.
    2019 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES 2019), 2019,
  • [47] A New Cascaded H-Bridge Multilevel Inverter With Reduced Switch Count
    Mamilla, Sreenivasulu
    Anisetty, Suresh Kumar
    Pallavi, M. Rama
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES FOR SMART NATION (SMARTTECHCON), 2017, : 17 - 22
  • [48] Multilevel Inverter Topology with Modified Pulse Width Modulation and Reduced Switch Count
    Venkatraman, Thiyagarajan
    Periasamy, Somasundaram
    ACTA POLYTECHNICA HUNGARICA, 2018, 15 (02) : 141 - 167
  • [49] A generalized single-phase cascaded multilevel inverter with reduced switch count
    Ratna Rahul Tupakula
    Electrical Engineering, 2021, 103 : 1115 - 1125
  • [50] A Developed H-Bridge Cascaded Multilevel Inverter with Reduced Switch Count
    Ponraj, Ram Prakash
    Sigamani, Titus
    Subramanian, Vijayalakshmi
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2021, 16 (03) : 1445 - 1455