Board Level Reliability assessment of Wafer Level Chip Scale Packages for SACQ, a lead-free solder with a novel life prediction model

被引:0
|
作者
Muthuraman, Balaji Nandhivaram [1 ]
Canete, Baltazar [1 ]
机构
[1] Dialog Semicond GmbH, Package Simulat, Assembly Engn Dept, Kirchheim U Teck, Germany
关键词
Board level reliability temperature cycling test (BLR-TCT); weilbull analysis; finite element method numerical simulation; SACQ solder; fatigue parameter determination;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Smart devices nowadays require more functionality in the integrated circuits with smaller packages. Wafer Level Chip Scale Package (WLCSP) is one of a best choice in the industry due to their small size and functionalitz. However, the reliability of such WLCSPs is very critical as they are used in consumer products. With new solder alloy material, SACQ (Sn92.45% / Ag4% / Cu 0.5% / Ni 0.05% / Bi 3%), it is vital to have a reliable life prediction mode for the Wafer Level Chip Scale package family. At the current industry trend, there is no much reliability assessment of WLCSPs using this new solder alloy. Even, if some exists, the accuracy between the board level reliability qualification test and numerical simulation is still more than 10% tolerance. In this work, a fatigue model is developed for SACQ for wafer level package family with the help of board level reliability qualification test; statistical approach and numerical approach using Finite Element Method (FEM) leading to a close correlation between the measured characteristic life time from temperature cycling on board (TCoB) tests and predicted life from numerical method. In this paper, a fatigue life prediction model for SACQ is introduced after studying five different wafer-level chip scale packages (WLCSP) subjected to Board Level Reliability (BLR) Temperature Cycling Qualification Tests (TCT). Number of solder interconnects (IOs) or pincounts in the wafer level packages ranges from 182 IOs till 360IOs. Temperature cycling range between -40 degrees C till +85 degrees C is applied to samples, until significant solder joint fatigue failures are observed. A Weibull lifetime model is used to describe the BLR qualification test data. In order to validate BLR-TCT qualification, several numerical simulations are carried out based on Finite Element Method (FEM). Anand viscoplasticity material constitutive law is used for SACQ. Increment of volume averaged inelastic strain energy density is used as damage parameter in order to determine the fatigue life prediction model. This new fatigue life prediction model developed demonstrates that the relative error of the predicted life time for the wafer level chip scale package (WLCSPs) with the new lead-free solder is within relative error of 10% with respect BLR-TCT tests. Such a close correlation between measurement and numerical simulation for SACQ solder is illustrated first time in industry for WLCSP package family. This research work can answer the reliability challenges faced in WLCSP packages with SACQ as solder material and the future work will be based on impact of underfills on WLCSP device reliability with SACQ as solder material.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Drop test reliability of wafer level chip scale packages
    Alajoki, M
    Nguyen, L
    Kivilahti, J
    [J]. 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 637 - 644
  • [22] Wafer level chip scale packaging - Solder joint reliability
    Nguyen, L
    Kelkar, N
    Kao, T
    Prabhu, A
    Takiar, H
    [J]. 1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 868 - 875
  • [23] Wafer level chip scale packaging - solder joint reliability
    Nguyen, L.
    Kelkar, N.
    Kao, T.
    Prabhu, A.
    Takiar, H.
    [J]. International Journal of Microcircuits and Electronic Packaging, 21 (04): : 367 - 373
  • [24] Development of life prediction model for lead-free solder at chip resistor
    Han, Changwoon
    Song, Byeongsuk
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 781 - 786
  • [25] Quantitative Reliability Prediction Model for Wafer Level Packages under Board-Level Temperature Cycling
    Yang, Hung-Chun
    Kao, Chin-Li
    Chiu, Tz-Cheng
    Lee, Chang-Chi
    Hung, Sung-Ching
    Hung, Chih-Pin
    [J]. 2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 325 - 328
  • [26] Drop test reliability of lead-free chip scale packages
    Farris, Andrew
    Pan, Jianbiao
    Liddicoat, Albert
    Toleno, Brian J.
    Maslyk, Dan
    Shangguan, Dongkai
    Bath, Jasbir
    Willie, Dennis
    Geiger, David A.
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1173 - +
  • [27] Solder Joint Fatigue Life Prediction in Large Size and Low Cost Wafer-Level Chip Scale Packages
    Hsieh, Ming-Che
    Tzeng, Su-Lan
    [J]. 2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 496 - 501
  • [28] Structural design optimization for board-level drop reliability of wafer-level chip-scale packages
    Tsai, Tsung-Yueh
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chen, Rong-Sheng
    [J]. MICROELECTRONICS RELIABILITY, 2008, 48 (05) : 757 - 762
  • [29] Effect of board-level reflow on adhesion between lead-free solder and underfill in flip-chip BGA packages
    Tang, Zhenming
    Park, Seungbae
    Lee, H. C. John
    Chung, Soonwan
    [J]. PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2007, VOL 5: ELECTRONICS AND PHOTONICS, 2008, : 9 - 14
  • [30] Lead-Free Solder Material and Chip Thickness Impact on Board-Level Reliability for Low-K WLCSP
    Chen, K. M.
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (02): : 340 - 347