共 50 条
- [21] Drop test reliability of wafer level chip scale packages [J]. 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 637 - 644
- [22] Wafer level chip scale packaging - Solder joint reliability [J]. 1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 868 - 875
- [23] Wafer level chip scale packaging - solder joint reliability [J]. International Journal of Microcircuits and Electronic Packaging, 21 (04): : 367 - 373
- [24] Development of life prediction model for lead-free solder at chip resistor [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 781 - 786
- [25] Quantitative Reliability Prediction Model for Wafer Level Packages under Board-Level Temperature Cycling [J]. 2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 325 - 328
- [26] Drop test reliability of lead-free chip scale packages [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1173 - +
- [27] Solder Joint Fatigue Life Prediction in Large Size and Low Cost Wafer-Level Chip Scale Packages [J]. 2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 496 - 501
- [29] Effect of board-level reflow on adhesion between lead-free solder and underfill in flip-chip BGA packages [J]. PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2007, VOL 5: ELECTRONICS AND PHOTONICS, 2008, : 9 - 14
- [30] Lead-Free Solder Material and Chip Thickness Impact on Board-Level Reliability for Low-K WLCSP [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (02): : 340 - 347