COMPARITIVE ANALYSIS OF VARIOUS LOW POWER CLOCK GATING DESIGN FOR ALU

被引:0
|
作者
Raja, L. [1 ]
Thanushkodi, K. [2 ]
Hemalatha, T. [1 ]
机构
[1] Angel Coll Engn & Technol, Dept ECE, Tirupur, India
[2] Akshaya Coll Engn & Technol, Coimbatore, Tamil Nadu, India
关键词
CPL; SR-CPL; Domino; Full Adder; Boot strapping; CMOS; LOGIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In attendance to two high-speed and low-power ALU cells designed with an unconventional internal logic structure, CMOS bootstrapped dynamic logic, latch free, latch based and pass-transistor logic styles that lead to have a reduced power-delay product (PDP). Besides, this paper deals with the design of ALU Clock Gating circuits then its Low Power Arithmetic and Logic Unit that has been developed as part of low power processor design. Here comparison among all the ALU and its clocking circuits are reported as having a low PDP, in stipulations of power delay product and power consumption, the proposed logic style improves switching speed by boosting the gate source voltage of transistors along timing-critical signal paths. This style helps to minimizes power operating cost by allowing a single boosting circuit to be shared by complementary outputs. Post-layout simulations show that the proposed ALU's outperform existing counterparts.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Methods for the Design and Analysis of Power Optimized Finite-State Machines Using Clock Gating
    Chodorowski, Piotr
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE OF COMPUTATIONAL METHODS IN SCIENCES AND ENGINEERING 2017 (ICCMSE-2017), 2017, 1906
  • [42] Integration of Clock Gating and Power Gating in Digital Circuits
    Rachel, Agnes Shiny N.
    Fahimunnisha, B.
    Akilandeswari, S.
    Venula, Joyes S.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 704 - 707
  • [43] Low Power Logic Obfuscation Through System Level Clock Gating
    Xing, Daniel
    Liu, Yuntao
    Srivastava, Ankur
    2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,
  • [44] Selective Clock-Gating for Low-Power Synchronous Counters
    Parra, Pilar
    Acosta, Antonio J.
    Jimenez, Raul
    Valencia, Manuel
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (01) : 11 - 19
  • [46] Low-power flip-flops with reliable clock gating
    Strollo, AGM
    Napoli, E
    De Caro, D
    MICROELECTRONICS JOURNAL, 2001, 32 (01) : 21 - 28
  • [47] SAT based Low Power Scheduling and Module Binding with Clock Gating
    Chandrakar, Khushbu
    Mishra, Shashank
    Roy, Suchismita
    2015 THIRD INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION, CONTROL AND INFORMATION TECHNOLOGY (C3IT), 2015,
  • [48] A Low Power Hybrid Clock Gating Technique for High Frequency Applications
    Verma, Priyanka
    Selvakumar, J.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [49] Efficient Power Network Analysis Considering Multidomain Clock Gating
    Zhang, Wanping
    Yu, Wenjian
    Hu, Xiang
    Zhang, Ling
    Shi, Rui
    Peng, He
    Zhu, Zhi
    Chua-Eoan, Lew
    Murgai, Rajeev
    Shibuya, Toshiyuki
    Ito, Noriyuki
    Cheng, Chung-Kuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (09) : 1348 - 1358
  • [50] Selective Clock Gating Based on Comprehensive Power Saving Analysis
    Park, Sora
    Kim, Taewhan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 230 - 231