COMPARITIVE ANALYSIS OF VARIOUS LOW POWER CLOCK GATING DESIGN FOR ALU

被引:0
|
作者
Raja, L. [1 ]
Thanushkodi, K. [2 ]
Hemalatha, T. [1 ]
机构
[1] Angel Coll Engn & Technol, Dept ECE, Tirupur, India
[2] Akshaya Coll Engn & Technol, Coimbatore, Tamil Nadu, India
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2014年
关键词
CPL; SR-CPL; Domino; Full Adder; Boot strapping; CMOS; LOGIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In attendance to two high-speed and low-power ALU cells designed with an unconventional internal logic structure, CMOS bootstrapped dynamic logic, latch free, latch based and pass-transistor logic styles that lead to have a reduced power-delay product (PDP). Besides, this paper deals with the design of ALU Clock Gating circuits then its Low Power Arithmetic and Logic Unit that has been developed as part of low power processor design. Here comparison among all the ALU and its clocking circuits are reported as having a low PDP, in stipulations of power delay product and power consumption, the proposed logic style improves switching speed by boosting the gate source voltage of transistors along timing-critical signal paths. This style helps to minimizes power operating cost by allowing a single boosting circuit to be shared by complementary outputs. Post-layout simulations show that the proposed ALU's outperform existing counterparts.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Clock-gating and its application to low power design of sequential circuits
    Wu, Q
    Pedram, M
    Wu, XW
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 479 - 482
  • [22] Low Power Input/Output Port Design Using Clock Gating Technique
    Yang, Hyeon-Mi
    Kim, Sea-Ho
    Park, Keun-Sik
    Kim, Hi-Seok
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 63 - +
  • [23] A novel low power design of ALU
    Pandya, AS
    Agarwal, A
    Folleco, A
    CCCT 2003, VOL 5, PROCEEDINGS: COMPUTER, COMMUNICATION AND CONTROL TECHNOLOGIES: II, 2003, : 21 - 26
  • [24] Power Efficient Data Retention Logic Design in the Integration of Power Gating and Clock Gating
    Li, Li
    Choi, Ken
    Lee, Ho Joon
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [25] Dual-encoding BIST Design with Low Power Consumption Based on Clock Gating
    Tan, Enmin
    Liu, Jianjun
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1334 - 1337
  • [26] Low Power Compression Utilizing Clock-Gating
    Rajski, Janusz
    Moghaddam, Elham K.
    Reddy, Sudhakar M.
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [27] Design and Analysis of ALU for Low Power IOT Centric Processor Architectures
    Verma, Gaurav
    2020 GLOBAL CONFERENCE ON WIRELESS AND OPTICAL TECHNOLOGIES (GCWOT), 2020,
  • [28] 64 Bit Green ALU Design Using Clock Gating Technique on Ultra Scale FPGA
    Kumar, Tanesh
    Pandey, Bishwajeet
    Das, Teerath
    Islam, S. M. Mohaiminul
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 151 - 154
  • [29] Design of Low Power Shift Register Using Activity-Driven Optimized Clock Gating and Run-Time Power Gating
    Aditya, K. V. S. S.
    Kotaru, Bharath Balaji
    Naik, B. Balaji
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [30] An Optimum VLSI Design of ALU based FIR Filter using Modified Clock Gating Technique
    Arulkumar, M.
    Chandrasekaran, M.
    International Journal of COMADEM, 2021, 24 (03): : 5 - 14