Modeling and Simulation of Negative Capacitance Gate on Ge FETs

被引:5
|
作者
Liao, Yu-Hung [1 ]
Fan, Sheng-Ting [2 ]
Liu, C. W. [1 ,2 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
关键词
D O I
10.1149/07508.0461ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
In this work, a polysilicon-ferroelectric gate capacitor is proposed to be stacked on the Ge-MOSFET to simultaneously maintain the stability and the potential amplification in the sub-threshold region of a Negative Capacitance Field Effect Transistor. Hence, the non-hysteresis ID-VG characteristics with sub-60mV/dec subthreshold slope can be designed. A simple capacitance model including the effects of gate-to-source/drain overlap, interface trap states at oxide/Ge, and polysilicon/FE/metal is presented to analyze the subthreshold behavior. The optimized SS is further improved when the direct S/D overlap with floating metal of Ge-MOSFET increases. The polysilicon doping concentration causes the trade-off between subthreshold swing and hysteresis-free maximum voltage. The impact of the interface traps at the FE/poly interface on the device performance and the optimization approach are also discussed.
引用
收藏
页码:461 / 467
页数:7
相关论文
共 50 条
  • [1] Investigation of Negative Capacitance Gate-all-Around Tunnel FETs Combining Numerical Simulation and Analytical Modeling
    Jiang, Chunsheng
    Liang, Renrong
    Xu, Jun
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (01) : 58 - 67
  • [2] Quantum Simulation of Si, GaAs, GaSb, and Ge Channel Ultra-thin-body Double-gate Negative Capacitance FETs
    Lee, J.
    Jeong, W. J.
    Kang, D. H.
    Shin, M.
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [3] Correlation of Gate Capacitance with Drive Current and Transconductance in Negative Capacitance Ge PFETs
    Li, Jing
    Zhou, Jiuren
    Han, Genquan
    Liu, Yan
    Peng, Yue
    Zhang, Jincheng
    Sun, Qing-Qing
    Zhang, David Wei
    Hao, Yue
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (10) : 1500 - 1503
  • [4] Interplay of RDF and Gate LIHR Induced Statistical Variability in Negative Capacitance FETs
    Dutta, Tapas
    Georgiev, Vihar
    Asenov, Asen
    2018 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2018), 2018, : 262 - 265
  • [5] Compact Modeling of Gate Capacitance in III-V Channel Quadruple-Gate FETs
    Yadav, Chandan
    Ganeriwala, Mohit D.
    Mohapatra, Nihar R.
    Agarwal, Amit
    Chauhan, Yogesh Singh
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (04) : 703 - 710
  • [6] Negative Differential Resistance in Negative Capacitance FETs
    Zhou, Jiuren
    Han, Genquan
    Li, Jing
    Liu, Yan
    Peng, Yue
    Zhang, Jincheng
    Sun, Qing-Qing
    Zhang, David Wei
    Hao, Yue
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (04) : 622 - 625
  • [7] Compact Modeling of Negative-Capacitance FDSOI FETs for Circuit Simulations
    Dabhi, Chetan Kumar
    Parihar, Shivendra Singh
    Dasgupta, Avirup
    Chauhan, Yogesh Singh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (07) : 2710 - 2716
  • [8] Electrostatic Integrity in Negative-Capacitance FETs - A Subthreshold Modeling Approach
    Su, Pin
    You, Wei-Xiang
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [9] Effects of Gate Stack Composition and Thickness in 2-D Negative Capacitance FETs
    Lin, Yuh-Chen
    McGuire, Felicia
    Noyce, Steven
    Williams, Nicholas
    Cheng, Zhihui
    Andrews, Joseph
    Franklin, Aaron D.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 645 - 649
  • [10] Design Space of Negative Capacitance in FETs
    Rassekh, Amin
    Jazaeri, Farzan
    Sallese, Jean-Michel
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 236 - 243