A Thermal-Aware On-Line Fault Tolerance Method for TSV Lifetime Reliability in 3D-NoC Systems

被引:6
|
作者
Dang, Khanh N. [1 ]
Ahmed, Akram Ben [2 ]
Abdallah, Abderazek Ben [3 ]
Tran, Xuan-Tu [1 ]
机构
[1] Vietnam Natl Univ, VNU Univ Engn & Technol VNU UET, Hanoi VNU, VNU Key Lab Smart Integrated Syst SISLAB, Hanoi 123106, Vietnam
[2] Natl Inst Adv Ind Sci & Technol, Tsukuba, Ibaraki 3058568, Japan
[3] Univ Aizu, Adapt Syst Lab, Aizu Wakamatsu 9658580, Japan
关键词
Through-silicon vias; Redundancy; Circuit faults; Testing; Fault tolerant systems; Fault-tolerance; fault detection; parity check; through silicon via; real-time; thermal aware; THROUGH-SILICON; 3D; ARCHITECTURE; DEFECTS; REPAIR; CODES;
D O I
10.1109/ACCESS.2020.3022904
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Through-Silicon-Via (TSV) based 3D Integrated Circuits (3D-IC) are one of the most advanced architectures by providing low power consumption, shorter wire length and smaller footprint. However, 3D-ICs confront lifetime reliability due to high operating temperature and interconnect reliability, especially the Through-Silicon-Via (TSV), which can significantly affect the accuracy of the applications. In this paper, we present an online method that supports the detection and correction of lifetime TSV failures, named IaSiG. By reusing the conventional recovery method and analyzing the output syndromes, IaSiG can determine and correct the defective TSVs. Results show that within a group, R redundant TSVs can fully localize and correct R defects and support the detection of R + 1 defects. Moreover, by using G groups, it can localize up to G x R and detect up to G x (R + 1) defects. An implementation of IaSiG for 32-bit data in eight groups and two redundancies has a worst-case execution time (WCET) of 5,152 cycles while supporting at most 16 defective TSVs (50% localization). By integrating IaSiG onto a 3D Network-on-Chip, we also perform a grid-search based empirical method to insert suitable numbers of redundancies into TSV groups. The empirical method takes the operating temperature as the factor of accelerated fault due to the fact that temperature is one of the major issues of 3D-ICs. The results show that the proposed method can reduce the number of redundancies from the uniform method while still maintaining the required Mean Time to Failure.
引用
收藏
页码:166642 / 166657
页数:16
相关论文
共 50 条
  • [41] HotCluster: A Thermal-Aware Defect Recovery Method for Through-Silicon-Vias Toward Reliable 3-D ICs Systems
    Khanh N Dang
    Ben Ahmed, Akram
    Ben Abdallah, Abderazek
    Xuan-Tu Tran
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (04) : 799 - 812
  • [42] Optimized Method for Thermal Tracking in 3D NoC Systems by Using ANN
    Guo, Menghao
    Cheng, Tong
    Li, Li
    Fu, Yuxiang
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 111 - 112
  • [43] STTAR: A Traffic- and Thermal-Aware Adaptive Routing for 3D Network-on-Chip Systems
    Fang, Juan
    Mao, Yunfei
    Cai, Min
    Zhao, Li'ang
    Chen, Huijie
    Xiang, Wei
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 72 (03): : 5531 - 5545
  • [44] A New Real-Time Reliability Prediction Method for Dynamic Systems Based on On-Line Fault Prediction
    Xu, Zhengguo
    Ji, Yindong
    Zhou, Donghua
    IEEE TRANSACTIONS ON RELIABILITY, 2009, 58 (03) : 523 - 538
  • [45] Thermal-aware Dynamic Buffer Allocation for Proactive Routing Algorithm on 3D Network-on-Chip Systems
    Lee, Yuan-Sheng
    Hsin, Hsien-Kai
    Chen, Kun-Chih
    Chang, En-Jui
    Wu, An-Yeu
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [46] Reliability Consideration with Rectangle-and Double-Signal Through Silicon Vias Insertion in 3D Thermal-Aware Floorplanning
    Hsu, Chih-han
    Ruan, Shanq-Jang
    Chen, Ying-Jung
    Kan, Tsang-Chi
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 316 - 321
  • [47] Game-based Congestion-aware Adaptive Routing (GCAR) for Proactive Thermal-aware 3D Network-on-Chip Systems
    Chen, Kun-Chih
    TENTH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES (NOCARC 2017), 2017,
  • [48] BTSAM: Balanced Thermal-State-Aware Mapping Algorithms and Architecture for 3D-NoC-Based Neuromorphic Systems
    Maatar, Mohamed
    Wang, Zhishang
    Dang, Khanh N.
    Ben Abdallah, Abderazek
    IEEE ACCESS, 2024, 12 : 126679 - 126692
  • [49] A low-overhead soft–hard fault-tolerant architecture, design and management scheme for reliable high-performance many-core 3D-NoC systems
    Khanh N. Dang
    Michael Meyer
    Yuichi Okuyama
    Abderazek Ben Abdallah
    The Journal of Supercomputing, 2017, 73 : 2705 - 2729
  • [50] A low-overhead soft-hard fault-tolerant architecture, design and management scheme for reliable high-performance many-core 3D-NoC systems
    Dang, Khanh N.
    Meyer, Michael
    Okuyama, Yuichi
    Ben Abdallah, Abderazek
    JOURNAL OF SUPERCOMPUTING, 2017, 73 (06): : 2705 - 2729