A Thermal-Aware On-Line Fault Tolerance Method for TSV Lifetime Reliability in 3D-NoC Systems

被引:6
|
作者
Dang, Khanh N. [1 ]
Ahmed, Akram Ben [2 ]
Abdallah, Abderazek Ben [3 ]
Tran, Xuan-Tu [1 ]
机构
[1] Vietnam Natl Univ, VNU Univ Engn & Technol VNU UET, Hanoi VNU, VNU Key Lab Smart Integrated Syst SISLAB, Hanoi 123106, Vietnam
[2] Natl Inst Adv Ind Sci & Technol, Tsukuba, Ibaraki 3058568, Japan
[3] Univ Aizu, Adapt Syst Lab, Aizu Wakamatsu 9658580, Japan
关键词
Through-silicon vias; Redundancy; Circuit faults; Testing; Fault tolerant systems; Fault-tolerance; fault detection; parity check; through silicon via; real-time; thermal aware; THROUGH-SILICON; 3D; ARCHITECTURE; DEFECTS; REPAIR; CODES;
D O I
10.1109/ACCESS.2020.3022904
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Through-Silicon-Via (TSV) based 3D Integrated Circuits (3D-IC) are one of the most advanced architectures by providing low power consumption, shorter wire length and smaller footprint. However, 3D-ICs confront lifetime reliability due to high operating temperature and interconnect reliability, especially the Through-Silicon-Via (TSV), which can significantly affect the accuracy of the applications. In this paper, we present an online method that supports the detection and correction of lifetime TSV failures, named IaSiG. By reusing the conventional recovery method and analyzing the output syndromes, IaSiG can determine and correct the defective TSVs. Results show that within a group, R redundant TSVs can fully localize and correct R defects and support the detection of R + 1 defects. Moreover, by using G groups, it can localize up to G x R and detect up to G x (R + 1) defects. An implementation of IaSiG for 32-bit data in eight groups and two redundancies has a worst-case execution time (WCET) of 5,152 cycles while supporting at most 16 defective TSVs (50% localization). By integrating IaSiG onto a 3D Network-on-Chip, we also perform a grid-search based empirical method to insert suitable numbers of redundancies into TSV groups. The empirical method takes the operating temperature as the factor of accelerated fault due to the fact that temperature is one of the major issues of 3D-ICs. The results show that the proposed method can reduce the number of redundancies from the uniform method while still maintaining the required Mean Time to Failure.
引用
收藏
页码:166642 / 166657
页数:16
相关论文
共 50 条
  • [31] A Novel Thermal-Aware Floorplanning and TSV Assignment With Game Theory for Fixed-Outline 3-D ICs
    Guan, Wenbo
    Tang, Xiaoyan
    Lu, Hongliang
    Zhang, Yuming
    Zhang, Yimen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (11) : 1639 - 1652
  • [32] A Cost-Aware Framework for Lifetime Reliability of TSV-Based 3D-IC Design
    Reddy, Raviteja P.
    Acharyya, Amit
    Khursheed, Saqib
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (11) : 2677 - 2681
  • [33] Thermal-Aware Mapping of Streaming Applications on 3D Multi-Processor Systems
    Cox, Marco
    Singh, Amit Kumar
    Kumar, Akash
    Corporaal, Henk
    2013 IEEE 11TH SYMPOSIUM ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA (ESTIMEDIA), 2013, : 11 - 20
  • [34] Dynamic Buffer Allocation for Thermal-aware 3D Network-on-Chip Systems
    Chou, Ciao-Ting
    Lin, Yen-Po
    Chiang, Kai-Yu
    Chen, Kun-Chih
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2017,
  • [35] Thermal-Aware Floorplanning and TSV-Planning for Mixed-Type Modules in a Fixed-Outline 3-D IC
    Lin, Jai-Ming
    Chang, Wei-Yi
    Hsieh, Hao-Yuan
    Shyu, Ya-Ting
    Chang, Yeong-Jar
    Lu, Juin-Ming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (09) : 1652 - 1664
  • [36] A thermal distribution, lifetime reliability prediction and spare TSV insertion platform for stacking 3D-ICs
    Khanh N Dang
    Ben Ahmed, Akram
    Rokhani, Fakhrul Zaman
    Ben Abdallah, Abderazek
    Xuan-Tu Tran
    PROCEEDINGS OF 202013TH INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC 2020), 2020, : 50 - 55
  • [37] 3D-Cool: Design and Development of Adaptive Thermal-Aware Three-Dimensional NoC-Based Multiprocessor Chip
    Pagracious, Vinod
    Dash, Ranjitha
    Turuk, Ashok Kumar
    PROCEEDINGS 2018 IEEE SYMPOSIUM IN LOW-POWER AND HIGH-SPEED CHIPS (COOL CHIPS), 2018,
  • [38] Thermal Aware Design for Through-Silicon Via (TSV) based 3D Network-on-Chip (NoC) Architectures
    Pasupulety, Ujjwal
    Halavar, Bheemappa
    Talawar, Basavaraj
    PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 236 - 240
  • [39] A Thermal-Aware Physical Space Allocation Strategy for 3D Flash Memory Storage Systems
    Wang, Yi
    Zhang, Mingxu
    Dong, Lisha
    Yang, Xuan
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 290 - 295
  • [40] ATAR: An Adaptive Thermal-Aware Routing Algorithm for 3-D Network-on-Chip Systems
    Dash, Ranjita
    Majumdar, Amartya
    Pangracious, Vinod
    Turuk, Ashok Kumar
    Risco-Martin, Jose L.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (12): : 2122 - 2129