Integrated Inductors in HR SOI CMOS technologies: on the economic advantage of SOI technologies for the integration of RF applications

被引:0
|
作者
Gianesello, F. [1 ]
Gloria, D. [1 ]
Raynaud, C. [2 ]
Montusclat, S. [1 ]
Boret, S. [1 ]
Touret, P. [2 ]
机构
[1] STMicroelect, FTM, 850 Ave Jean Monnet, F-38926 Crolles, France
[2] CEA Leti, Grenoble 38000, France
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents high-Q and high-inductance-density on-chip inductors made on High Resistivity (HR) substrate using STMicroelectronics LP 65 nm SOI CMOS technology with 6 copper metal layers. For the first time, on-chip inductor architectures dedicated to HR SOI CMOS technology are reported and benchmarked with current one used in standard RF CMOS technologies. According to the measurement results, proposed 3D HR SOI inductor occupies only 50% of the area of the conventional planar spiral inductor with the same inductance and similar quality factor. By virtue of the small area consumed by those 3D inductor, the size and cost of the radio frequency (RF) chip integrated on HR SOI can be significantly reduced in comparison with standard bulk technology which RF enforces the advantage of SOI technology for RF applications.
引用
收藏
页码:103 / +
页数:2
相关论文
共 50 条
  • [21] High Current 3D Symmetrical Inductor Integrated in an Advanced HR SOI CMOS Technology targeting RF Power Applications
    Gianesello, F.
    Gloria, D.
    Bon, O.
    Rauber, B.
    Raynaud, C.
    RFIC: 2009 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2009, : 463 - 466
  • [22] SOI CMOS technology for RF system-on-chip applications
    Yue, J., 1600, Horizon House (45):
  • [23] A Study of CMOS SOI for RF, Microwave and Millimeter Wave Applications
    Ma, Kaixue
    Mou, Shouxian
    Yeo, Kiat Seng
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 193 - 194
  • [24] SOI MATERIALS AND TECHNOLOGIES TOWARDS 3-DIMENSIONAL INTEGRATION
    CROSET, M
    VACUUM, 1987, 37 (1-2) : 190 - 190
  • [25] 325GHz CPW band pass filter integrated in Advanced HR SOI RF CMOS Technology
    Gianesello, F.
    Pilard, R.
    Lepilliet, S.
    Waldhoff, N.
    Durand, C.
    Boret, S.
    Martineau, B.
    Dambrine, G.
    Gloria, D.
    Rauber, B.
    Raynaud, C.
    40TH EUROPEAN MICROWAVE CONFERENCE, 2010, : 57 - 60
  • [26] The Ge condensation technique: A solution for planar SOI/GeOI Co-integration for advanced CMOS technologies?
    Vincent, B.
    Damlencourt, J. F.
    Morand, Y.
    Pouydebasque, A.
    Le Royer, C.
    Clavelier, L.
    Dechoux, N.
    Rivallin, P.
    Nguyen, T.
    Cristoloveanu, S.
    Campidelli, Y.
    Rouchon, D.
    Mermoux, M.
    Deleonibus, S.
    Bensahel, D.
    Billon, T.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2008, 11 (5-6) : 205 - 213
  • [27] Energy Efficiency of Optoelectronic Interfaces in Scaled FinFET and SOI CMOS Technologies
    Li, Jun
    Buckwalter, James
    2015 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2015, : 18 - 19
  • [28] A micro active probe device compatible with SOI-CMOS technologies
    Yi, YW
    Kondoh, Y
    Ihara, K
    Saitoh, M
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 1997, 6 (03) : 242 - 248
  • [29] Minimum detectable signals of integrated magnetic sensors in bulk CMOS and SOI technologies for magnetic read heads
    Lau, J
    Nguyen, CT
    Ko, PK
    Chan, PCH
    SENSORS AND ACTUATORS A-PHYSICAL, 1996, 54 (1-3) : 636 - 640
  • [30] Integrated Scalable and Tunable RF CMOS SOI Quadrature Hybrid Coupler
    Knopik, Vincent
    Moret, Boris
    Kerherve, Eric
    2017 12TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2017, : 159 - 162